M48T35Y-70PM1TR STMicroelectronics, M48T35Y-70PM1TR Datasheet - Page 11

no-image

M48T35Y-70PM1TR

Manufacturer Part Number
M48T35Y-70PM1TR
Description
Manufacturer
STMicroelectronics
Datasheet

Specifications of M48T35Y-70PM1TR

Bus Type
Parallel
User Ram
32KB
Operating Supply Voltage (typ)
5V
Operating Supply Voltage (max)
5.5V
Operating Supply Voltage (min)
4.5V
Operating Temperature Classification
Commercial
Operating Temperature (max)
70C
Operating Temperature (min)
0C
Pin Count
28
Mounting
Through Hole
Date Format
DW:DM:M:Y
Time Format
HH:MM:SS
Lead Free Status / RoHS Status
Supplier Unconfirmed
M48T35 M48T35Y
Table 4.
1. Valid for ambient operating temperature: T
2. C
3. If E goes low simultaneously with W going low, the outputs remain in the high impedance state.
2.3
Note:
t
t
WHQX
WLQZ
Symbol
t
t
t
t
t
t
noted).
t
t
t
t
WLWH
WHAX
WHDX
DVWH
AVWH
EHAX
EHDX
ELEH
DVEH
AVEH
L
= 5 pF.
(2)(3)
(2)(3)
WRITE enable pulse width
Chip enable low to chip enable high
WRITE enable high to address transition
Chip enable high to address transition
Input valid to WRITE enable high
Input valid to chip enable high
WRITE enable high to input transition
Chip enable high to input transition
WRITE enable low to output Hi-Z
Address valid to WRITE enable high
Address valid to chip enable high
WRITE enable high to output transition
Write mode AC characteristics (continued)
Data retention mode
With valid V
Should the supply voltage decay, the RAM will automatically power-fail deselect, write
protecting itself when V
become high impedance, and all inputs are treated as “Don't care” (see
page
A power failure during a WRITE cycle may corrupt data at the currently addressed location,
but does not jeopardize the rest of the RAM's content. At voltages below V
user can be assured the memory will be in a write protected state, provided the V
is not less than t
into the deselect window during the time the device is sampling V
of the power supply lines is recommended.
When V
preserves data and powers the clock. The internal button cell will maintain data in the
M48T35/Y for an accumulated period of at least 7 years when V
system power returns and V
supply is switched to external V
plus t
WRITE cycles prior to processor stabilization. Normal RAM operation can resume t
V
For more information on battery storage life refer to the application note AN1012.
CC
exceeds V
rec
19,
CC
(min). E should be kept high as V
Table
drops below V
CC
Parameter
applied, the M48T35/Y operates as a conventional BYTEWIDE static RAM.
PFD
10, and
F
. The M48T35/Y may respond to transient noise spikes on V
(max).
CC
Table 11 on page
A
(1)
SO
= 0 to 70 or –40 to 85°C; V
falls within the V
CC
, the control circuit switches power to the internal battery which
rises above V
CC
. Write protection continues until V
20).
CC
PFD
SO
rises past V
(max), V
CC
, the battery is disconnected, and the power
Min
= 4.75 to 5.5 V or 4.5 to 5.5 V (except where
50
55
30
30
60
60
5
0
0
5
5
M48T35/Y
PFD
PFD
(min) window. All outputs
(min) to prevent inadvertent
CC
CC
Max
25
is less than V
. Therefore, decoupling
CC
reaches V
Figure 12 on
Operation modes
PFD
CC
(min), the
CC
that reach
SO
PFD
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
rec
. As
fall time
(min)
after
11/30

Related parts for M48T35Y-70PM1TR