MAX1262BEEI+ Maxim Integrated Products, MAX1262BEEI+ Datasheet - Page 9

IC ADC 12BIT 400KSPS 28-QSOP

MAX1262BEEI+

Manufacturer Part Number
MAX1262BEEI+
Description
IC ADC 12BIT 400KSPS 28-QSOP
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of MAX1262BEEI+

Number Of Bits
12
Sampling Rate (per Second)
400k
Data Interface
Parallel
Number Of Converters
1
Power Dissipation (max)
9.5mW
Voltage Supply Source
Single Supply
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
28-QSOP
Number Of Adc Inputs
8
Architecture
SAR
Conversion Rate
400 KSPs
Resolution
12 bit
Voltage Reference
Internal 2.5 V or External
Supply Voltage (max)
5 V
Mounting Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
The MAX1262/MAX1264 ADCs use a successive-
approximation (SAR) conversion technique and an input
track-and-hold (T/H) stage to convert an analog input
signal to a 12-bit digital output. Their parallel (8 + 4)
output format provides an easy interface to standard
microprocessors (µPs). Figure 2 shows the simplified
internal architecture of the MAX1262/MAX1264.
The sampling architecture of the ADC’s analog com-
parator is illustrated in the equivalent input circuits in
Figures 3a and 3b. In single-ended mode, IN+ is inter-
nally switched to channels CH0–CH7 for the MAX1262
(Figure 3a) and to CH0–CH3 for the MAX1264 (Figure
3b), while IN- is switched to COM (Table 3). In differen-
tial mode, IN+ and IN- are selected from analog input
pairs (Table 4).
Figure 2. Simplified Functional Diagram of 8-/4-Channel MAX1262/MAX1264
(CH7)
(CH6)
(CH5)
(CH4)
COM
CH3
CH2
CH1
CH0
CLK
WR
INT
CS
RD
with +2.5V Reference and Parallel Interface
( ) ARE FOR MAX1262 ONLY.
Pseudo-Differential Operation
_______________________________________________________________________________________
400ksps, +5V, 8-/4-Channel, 12-Bit ADCs
CLOCK
Detailed Description
MULTIPLEXER
ANALOG
INPUT
Converter Operation
CONTROL LOGIC
Single-Ended and
LATCHES
&
T/H
8
CHARGE REDISTRIBUTION
REF
TRI-STATE, BIDIRECTIONAL
12-BIT DAC
I/O INTERFACE
In differential mode, IN- and IN+ are internally switched to
either of the analog inputs. This configuration is pseudo-
differential in that only the signal at IN+ is sampled. The
return side (IN-) must remain stable within ±0.5 LSB
(±0.1 LSB for best performance) with respect to GND
during a conversion. To accomplish this, connect a
0.1µF capacitor from IN- (the selected input) to GND.
During the acquisition interval, the channel selected as
the positive input (IN+) charges capacitor C
the end of the acquisition interval, the T/H switch
opens, retaining charge on C
signal at IN+.
The conversion interval begins with the input multiplex-
er switching C
negative input (IN-). This unbalances node zero at the
comparator’s positive input. The capacitive digital-to-
analog converter (DAC) adjusts during the remainder of
the conversion cycle to restore node zero to 0V within
the limits of 12-bit resolution. This action is equivalent to
transferring a 12pF [(V
to the binary-weighted capacitive DAC, which in turn
forms a digital representation of the analog input signal.
APPROXIMATION
4
4
SUCCESSIVE-
8-BIT DATA BUS
REGISTER
MUX
12
D0–D7
8
A
8
2.05
8
V
=
HOLD
REFADJ
from the positive input (IN+) to the
COMP
IN+
17kΩ
MAX1262
MAX1264
) - (V
HOLD
IN-
REFERENCE
1.22V
)] charge from C
as a sample of the
HBEN
V
HOLD
V
GND
LOGIC
DD
HOLD
. At
9

Related parts for MAX1262BEEI+