MAX1182ECM+D Maxim Integrated Products, MAX1182ECM+D Datasheet - Page 11

IC ADC 10BIT 65MSPS DUAL 48-TQFP

MAX1182ECM+D

Manufacturer Part Number
MAX1182ECM+D
Description
IC ADC 10BIT 65MSPS DUAL 48-TQFP
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of MAX1182ECM+D

Number Of Bits
10
Sampling Rate (per Second)
65M
Data Interface
Parallel
Number Of Converters
2
Power Dissipation (max)
240mW
Voltage Supply Source
Single Supply
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
48-TQFP Exposed Pad, 48-eTQFP, 48-HTQFP, 48-VQFP
Conversion Rate
65 MSPs
Resolution
10 bit
Snr
59.5 dB
Voltage Reference
2.048 V
Supply Voltage (max)
3.6 V
Supply Voltage (min)
2.7 V
Maximum Power Dissipation
2430 mW
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Input Voltage
3 V
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
The MAX1182 uses a 9-stage, fully-differential
pipelined architecture (Figure 1) that allows for high-
speed conversion while minimizing power consump-
tion. Samples taken at the inputs move progressively
through the pipeline stages every half clock cycle.
Counting the delay through the output latch, the clock-
cycle latency is five clock cycles.
1.5-bit (2-comparator) flash ADCs convert the held-
input voltages into a digital code. The digital-to-analog
converters (DACs) convert the digitized results back
into analog voltages, which are then subtracted from
the original held input signals. The resulting error sig-
nals are then multiplied by two and the residues are
passed along to the next pipeline stages where the
process is repeated until the signals have been
processed by all nine stages. Digital error correction
compensates for ADC comparator offsets in each of
these pipeline stages and ensures no missing codes.
Figure 2 displays a simplified functional diagram of the
input track-and-hold (T/H) circuits in both track and
Figure 1. Pipelined Architecture—Stage Blocks
V
IN
with Internal Reference and Parallel Outputs
V
INA
T/H
FLASH
Input Track-and-Hold (T/H) Circuits
ADC
1.5 BITS
STAGE 1
T/H
Dual 10-Bit, 65Msps, 3V, Low-Power ADC
______________________________________________________________________________________
DAC
Detailed Description
DIGITAL CORRECTION LOGIC
V
V
INA
INB
= INPUT VOLTAGE BETWEEN INA+ AND INA- (DIFFERENTIAL OR SINGLE-ENDED)
= INPUT VOLTAGE BETWEEN INB+ AND INB- (DIFFERENTIAL OR SINGLE-ENDED)
Σ
D9A–D0A
STAGE 2
10
x2
V
OUT
STAGE 8
2-BIT FLASH
STAGE 9
ADC
V
IN
hold mode. In track mode, switches S1, S2a, S2b, S4a,
S4b, S5a and S5b are closed. The fully-differential cir-
cuits sample the input signals onto the two capacitors
(C2a and C2b) through switches S4a and S4b. S2a and
S2b set the common mode for the amplifier input, and
open simultaneously with S1, sampling the input wave-
form. Switches S4a and S4b are then opened before
switches S3a and S3b, connect capacitors C1a and
C1b to the output of the amplifier, and switch S4c is
closed. The resulting differential voltages are held on
capacitors C2a and C2b. The amplifiers are used to
charge capacitors C1a and C1b to the same values
originally held on C2a and C2b. These values are then
presented to the first-stage quantizers and isolate the
pipelines from the fast-changing inputs. The wide input
bandwidth T/H amplifiers allow the MAX1182 to track-
and-sample/hold analog inputs of high frequencies (>
Nyquist). The ADC inputs (INA+, INB+, INA-, and INB-)
can be driven either differentially or single-ended.
Match the impedance of INA+ and INA- as well as
INB+ and INB- and set the common-mode voltage to
mid-supply (V
V
INB
T/H
FLASH
ADC
1.5 BITS
STAGE 1
T/H
DD
DAC
/ 2) for optimum performance.
DIGITAL CORRECTION LOGIC
Σ
D9B–D0B
STAGE 2
10
x2
V
OUT
STAGE 8
2-BIT FLASH
STAGE 9
ADC
11

Related parts for MAX1182ECM+D