MAX1169BEUD+T Maxim Integrated Products, MAX1169BEUD+T Datasheet - Page 5

no-image

MAX1169BEUD+T

Manufacturer Part Number
MAX1169BEUD+T
Description
IC ADC 16BIT SER 14-TSSOP
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of MAX1169BEUD+T

Number Of Bits
16
Sampling Rate (per Second)
58.6k
Data Interface
I²C, Serial
Number Of Converters
1
Power Dissipation (max)
727mW
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
14-TSSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
ELECTRICAL CHARACTERISTICS (continued)
(V
reference applied to REF, REFADJ = AVDD, C
Note 1: DC accuracy is tested at V
Note 2: Relative accuracy is the deviation of the analog value at any code from its theoretical value after the full-scale range and
Note 3: Offset nullified.
Note 4: One sample is achieved every 18 clocks in continuous conversion mode:
Note 5: The track/hold acquisition time is two SCL cycles as illustrated in Figure 11:
Note 6: A filter on SDA and SCL delays the sampling instant and suppresses noise spikes less than 10ns in high-speed mode and
Note 7: ADC performance is limited by the converter’s noise floor, typically 225μV
Note 8:
TIMING CHARACTERISTICS FOR 2-WIRE HIGH-SPEED MODE (Figure 1b and Figure 2)
Serial Clock Frequency
Hold Time (Repeated) Start
Condition
Low Period of the SCL Clock
High Period of the SCL Clock
Setup Time for a Repeated
START Condition
Data Hold Time
Data Setup Time
Rise Time of SCL Signal
(Current Source Enabled)
Rise Time of SCL Signal After
Acknowledge Bit
Fall Time of SCL Signal
Rise Time of SDA Signal
Fall Time of SDA Signal
Setup Time for STOP Condition
Capacitive Load for Each Bus
Pulse Width of Spike Suppressed
AVDD
= +4.75V to +5.25V, V
PSRR
by power-supply rejection test.
offset have been calibrated.
f
50ns in fast mode.
t
SAMPLE
PARAMETER
ACQ
=
=
2
⎡ ⎣
=
V
×
FS
_______________________________________________________________________________________
1 clocks
8
(5.25V)-V
f
SCL
f
1
SCL
5.25V
DVDD
FS
+
t
(4.75V)
- - 4.75V
58.6ksps, 16-Bit, 2-Wire Serial ADC
= +2.7V to +5.5V, f
C
AVDD
ONV
SYMBOL
t
t
t
t
t
HD, STA
HD, DAT
SU, STO
SU, STA
SU, DAT
f
t
t
t
t
SCLH
HIGH
t
t
RCL1
t
LOW
RDA
RCL
FDA
C
t
FCL
SP
= +5.0V and V
B
⎤ ⎦ ×
-1
REF
V
= 10μF, T
2
REF
(Note 11)
(Note 9)
(Note 10)
(Note 10)
(Note 10)
(Note 10)
(Note 10)
N
SCL
where N is the number of bits ( ).
DVDD
A
= 1.7MHz (33% duty cycle), f
= T
= +3.0V. Performance at power-supply tolerance limits is guaranteed
MIN
CONDITIONS
to T
MAX
, unless otherwise noted. Typical values are at T
P-P
in a 14-Pin TSSOP
.
16
SAMPLE
= 58.6ksps, V
MIN
160
320
120
160
160
10
10
20
20
20
20
0
TYP
REF
= +4.096V, external
MAX
150
160
160
160
400
1.7
80
80
10
A
= +25°C.)
UNITS
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
pF
ns
5

Related parts for MAX1169BEUD+T