CS43L21-CNZ Cirrus Logic Inc, CS43L21-CNZ Datasheet - Page 52

no-image

CS43L21-CNZ

Manufacturer Part Number
CS43L21-CNZ
Description
IC DAC 24BIT 98DB 96KHZ 32QFN
Manufacturer
Cirrus Logic Inc
Datasheet

Specifications of CS43L21-CNZ

Package / Case
32-QFN
Number Of Bits
24
Data Interface
Serial
Number Of Converters
2
Voltage Supply Source
Analog and Digital, Dual ±
Operating Temperature
-10°C ~ 70°C
Mounting Type
Surface Mount
Conversion Rate
96 KSPS
Resolution
24 bit
Interface Type
Serial
Operating Supply Voltage
1.8 V or 2.5 V
Operating Temperature Range
+ 70 C
Mounting Style
SMD/SMT
Number Of Dac Outputs
2
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1282 - BOARD EVAL FOR CS43L21 DAC
Power Dissipation (max)
-
Settling Time
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
598-1187

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS43L21-CNZ
Manufacturer:
TI
Quantity:
10
Part Number:
CS43L21-CNZ
Manufacturer:
CIRRUS
Quantity:
20 000
Part Number:
CS43L21-CNZR
Manufacturer:
CIRRUS
Quantity:
20 000
52
6.16
Note: The DATA_SEL[1:0] bits in reg09h must be set to ‘01’b to enable function control in this register.
6.17
Reserved
Reserved
7
7
Limiter RELEASE Rate (RRATE[5:0])
Default: 111111
Function:
Sets the rate at which the limiter releases the digital attenuation from levels below the minimum setting in
the limiter threshold register, and returns the analog output level to the AOUTx_VOL[7:0] setting.
The limiter release rate is user selectable but is also a function of the sampling frequency, Fs, and the
DAC_SZC setting unless the disable bit is enabled.
Limiter Attack Rate Register (Address 1Bh)
Limiter Attack Rate (ARATE[5:0])
Default: 000000
Function:
Sets the rate at which the limiter attenuates the analog output from levels above the maximum setting in the
limiter threshold register.
The limiter attack rate is user-selectable but is also a function of the sampling frequency, Fs, and the
DAC_SZC setting unless the disable bit is enabled.
Status (Address 20h) (Read Only)
For all bits in this register, a “1” means the associated error condition has occurred at least once since the
register was last read. A ”0” means the associated error condition has NOT occurred since the last reading
of the register. Reading the register resets all bits to 0.
Serial Port Clock Error (SP_CLK Error)
Default: 0
Function:
Indicates an invalid MCLK to LRCK ratio. See
ing” on page 28
Note:
Binary Code
Binary Code
SP_CLKERR
000000
000000
111111
111111
On initial power up and application of clocks, this bit will be high as the serial port re-synchronizes.
Reserved
···
···
6
6
for valid clock ratios.
SPEA_OVFL
ARATE5
5
5
Slowest Release
Fastest Release
Release Time
Slowest Attack
Attack Time
Fastest Attack
···
···
SPEB_OVFL
ARATE4
4
4
“Serial Port Clocking” section on page 28“Serial Port Clock-
PCMA_OVFL PCMB_OVFL
ARATE3
3
3
ARATE2
2
2
Reserved
ARATE1
1
1
CS43L21
Reserved
ARATE0
DS723A1
0
0

Related parts for CS43L21-CNZ