K4S511632BUC75 Samsung Semiconductor, K4S511632BUC75 Datasheet - Page 3

no-image

K4S511632BUC75

Manufacturer Part Number
K4S511632BUC75
Description
Manufacturer
Samsung Semiconductor
Type
SDRAMr
Datasheet

Specifications of K4S511632BUC75

Organization
32Mx16
Density
512Mb
Address Bus
15b
Access Time (max)
6/5.4ns
Maximum Clock Rate
133MHz
Operating Supply Voltage (typ)
3.3V
Package Type
TSOP-II
Operating Temp Range
0C to 70C
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Supply Current
100mA
Pin Count
54
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / Rohs Status
Compliant
SDRAM 512Mb B-die (x4, x8, x16)
32M x 4Bit x 4 Banks / 16M x 8Bit x 4 Banks / 8M x 16Bit x 4 Banks SDRAM
FEATURES
• JEDEC standard 3.3V power supply
• LVTTL compatible with multiplexed address
• Four banks operation
• MRS cycle with address key programs
• All inputs are sampled at the positive going edge of the system clock.
• Burst read single-bit write operation
• DQM (x4,x8) & L(U)DQM (x16) for masking
• Auto & self refresh
• 64ms refresh period (8K Cycle)
• RoHS compliant
GENERAL DESCRIPTION
33,554,432 words by 4 bits / 4 x 16,777,216 words by 8 bits / 4 x 8,388,608 words by 16 bits, fabricated with SAMSUNG's high perfor-
mance CMOS technology. Synchronous design allows precise cycle control with the use of system clock I/O transactions are possible
on every clock cycle. Range of operating frequencies, programmable burst length and programmable latencies allow the same device to
be useful for a variety of high bandwidth, high performance memory system applications.
Ordering Information
The K4S510432B / K4S510832B / K4S511632B is 536,870,912 bits synchronous high data rate Dynamic RAM organized as 4 x
54 TSOP(II) Pb-free Package
-. CAS latency (2 & 3)
-. Burst length (1, 2, 4, 8)
-. Burst type (Sequential & Interleave)
K4S510432B-UC(L)75
K4S510832B-UC(L)75
K4S511632B-UC(L)75
Part No.
Organization
128Mx4
32Mx16
64Mx8
Row & Column address configuration
Orgainization
128Mb x 4
32Mb x 16
64Mb x 8
Row Address
A0~A12
A0~A12
A0~A12
Max Freq.
133MHz
133MHz
133MHz
Column Address
A0-A9, A11, A12
A0-A9, A11
A0-A9
Revision. 1.1 August 2004
Interface
LVTTL
LVTTL
LVTTL
CMOS SDRAM
54pin TSOP(II)
54pin TSOP(II)
54pin TSOP(II)
Package

Related parts for K4S511632BUC75