EPM9560RC240-15 Altera, EPM9560RC240-15 Datasheet - Page 17

IC MAX 9000 CPLD 560 240-RQFP

EPM9560RC240-15

Manufacturer Part Number
EPM9560RC240-15
Description
IC MAX 9000 CPLD 560 240-RQFP
Manufacturer
Altera
Series
MAX® 9000r
Datasheet

Specifications of EPM9560RC240-15

Programmable Type
In System Programmable
Delay Time Tpd(1) Max
15.0ns
Voltage Supply - Internal
4.75 V ~ 5.25 V
Number Of Logic Elements/blocks
35
Number Of Macrocells
560
Number Of Gates
12000
Number Of I /o
191
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
240-RQFP
Voltage
3.3V/5V
Memory Type
EEPROM
Number Of Logic Elements/cells
35
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-
Other names
544-2366

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPM9560RC240-15
Manufacturer:
ALTERA
Quantity:
500
Part Number:
EPM9560RC240-15
Manufacturer:
ALTERA
Quantity:
500
Part Number:
EPM9560RC240-15
Manufacturer:
ALTERA
Quantity:
8
Part Number:
EPM9560RC240-15
Manufacturer:
ALTERA40
Quantity:
54
Part Number:
EPM9560RC240-15
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPM9560RC240-15
Manufacturer:
ALTERA
Quantity:
6 000
Part Number:
EPM9560RC240-15
Manufacturer:
ALTERA
0
Part Number:
EPM9560RC240-15N
Manufacturer:
ALTERA
0
Altera Corporation
Figure 10. MAX 9000 IOC
I/O pins can be used as input, output, or bidirectional pins. Each IOC has
an IOC register with a clock enable input. This register can be used either
as an input register for external data that requires fast setup times, or as an
output register for data that requires fast clock-to-output performance.
The IOC register clock enable allows the global clock to be used for fast
clock-to-output performance, while maintaining the flexibility required
for selective clocking.
The clock, clock enable, clear, and output enable controls for the IOCs are
provided by a network of I/O control signals. These signals can be
supplied by either the dedicated input pins or internal logic. The IOC
control-signal paths are designed to minimize the skew across the device.
All control-signal sources are buffered onto high-speed drivers that drive
the signals around the periphery of the device. This “peripheral bus” can
be configured to provide up to eight output enable signals, up to four
clock signals, up to six clock enable signals, and up to two clear signals.
Table 6 on page 18
how the IOC control signals share the peripheral bus.
To Row or
Column FastTrack
Interconnect
From Row or
Column FastTrack
Interconnect
Peripheral Control
Bus [12..0]
MAX 9000 Programmable Logic Device Family Data Sheet
13
OE [7..0]
CLK [3..0]
ENA [5..0]
CLR [1..0]
shows the sources that drive the peripheral bus and
8
4
6
2
VCC
VCC
VCC
D
ENA
CLRN
Q
Slew-Rate
Control
17

Related parts for EPM9560RC240-15