EPM3256ATI144-10N Altera, EPM3256ATI144-10N Datasheet - Page 6

IC MAX 3000A CPLD 256 144-TQFP

EPM3256ATI144-10N

Manufacturer Part Number
EPM3256ATI144-10N
Description
IC MAX 3000A CPLD 256 144-TQFP
Manufacturer
Altera
Series
MAX® 3000Ar
Datasheet

Specifications of EPM3256ATI144-10N

Programmable Type
In System Programmable
Delay Time Tpd(1) Max
10.0ns
Voltage Supply - Internal
3 V ~ 3.6 V
Number Of Logic Elements/blocks
16
Number Of Macrocells
256
Number Of Gates
5000
Number Of I /o
116
Operating Temperature
-40°C ~ 100°C
Mounting Type
Surface Mount
Package / Case
144-TQFP, 144-VQFP
Voltage
3.0 V ~ 3.6 V
Memory Type
EEPROM
Number Of Logic Elements/cells
16
Family Name
MAX 3000A
# Macrocells
256
Number Of Usable Gates
5000
Frequency (max)
125MHz
Propagation Delay Time
10ns
Number Of Logic Blocks/elements
16
# I/os (max)
116
Operating Supply Voltage (typ)
3.3V
In System Programmable
Yes
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
144
Package Type
TQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant
Other names
544-1992
EPM3256ATI144-10N

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPM3256ATI144-10N
Manufacturer:
NICHICON
Quantity:
30 000
Part Number:
EPM3256ATI144-10N
Manufacturer:
ALTERA31
Quantity:
135
Part Number:
EPM3256ATI144-10N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPM3256ATI144-10N
Manufacturer:
ALTERA
0
Part Number:
EPM3256ATI144-10N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
MAX 3000A Programmable Logic Device Family Data Sheet
Figure 2. MAX 3000A Macrocell
6
36 Signals
from PIA
LAB Local Array
Product Terms
16 Expander
Macrocells
MAX 3000A macrocells can be individually configured for either
sequential or combinatorial logic operation. Macrocells consist of three
functional blocks: logic array, product–term select matrix, and
programmable register.
Combinatorial logic is implemented in the logic array, which provides
five product terms per macrocell. The product–term select matrix
allocates these product terms for use as either primary logic inputs (to the
OR and XOR gates) to implement combinatorial functions, or as secondary
inputs to the macrocell’s register preset, clock, and clock enable control
functions.
Two kinds of expander product terms (“expanders”) are available to
supplement macrocell logic resources:
The Altera development system automatically optimizes product–term
allocation according to the logic requirements of the design.
Shareable expanders, which are inverted product terms that are fed
back into the logic array
Parallel expanders, which are product terms borrowed from adjacent
macrocells
Product-
Select
Matrix
Term
Shared Logic
Expanders
Parallel Logic
Expanders
(from other
macrocells)
Figure 2
Global
Clear
Select
Clear
shows a MAX 3000A macrocell.
Clocks
2
Global
VCC
Enable
Clock/
Select
D/T
ENA
CLRN
PRN
To PIA
Q
Programmable
Register
Register
Altera Corporation
Bypass
To I/O
Control
Block

Related parts for EPM3256ATI144-10N