XC95108-10PQG100C Xilinx Inc, XC95108-10PQG100C Datasheet - Page 5

no-image

XC95108-10PQG100C

Manufacturer Part Number
XC95108-10PQG100C
Description
IC CPLD 108 MACROCELL 100-PQFP
Manufacturer
Xilinx Inc
Series
XC9500r
Datasheets

Specifications of XC95108-10PQG100C

Programmable Type
In System Programmable (min 10K program/erase cycles)
Delay Time Tpd(1) Max
10.0ns
Voltage Supply - Internal
4.75 V ~ 5.25 V
Number Of Logic Elements/blocks
6
Number Of Macrocells
108
Number Of Gates
2400
Number Of I /o
81
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
100-MQFP, 100-PQFP
Voltage
5V
Memory Type
FLASH
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Number Of Logic Elements/cells
-
Other names
122-1461

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC95108-10PQG100C
Manufacturer:
XILINX
Quantity:
40
Part Number:
XC95108-10PQG100C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC95108-10PQG100C
Manufacturer:
XILINX
0
Part Number:
XC95108-10PQG100C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Macrocell
Each XC9500 macrocell may be individually configured for
a combinatorial or registered function. The macrocell and
associated FB logic is shown in
Five direct product terms from the AND-array are available
for use as primary data inputs (to the OR and XOR gates) to
implement combinatorial functions, or as control inputs
including clock, set/reset, and output enable. The product
DS063 (v5.5) June 25, 2007
Product Specification
36
R
Figure
Figure 3: XC9500 Macrocell Within Function Block
Allocator
Product
Term
3.
Additional
Product
Terms
(from other
macrocells)
Additional
Product
Terms
(from other
macrocells)
Product Term Clock
Product Term Reset
Product Term Set
Product Term OE
1
0
www.xilinx.com
Set/Reset
Global
term allocator associated with each macrocell selects how
the five direct terms are used.
The macrocell register can be configured as a D-type or
T-type flip-flop, or it may be bypassed for combinatorial
operation. Each register supports both asynchronous set
and reset operations. During power-up, all user registers
are initialized to the user-defined preload state (default to 0
if unspecified).
Clocks
3
Global
XC9500 In-System Programmable CPLD Family
D/T
R
S
Q
OUT
PTOE
To
Fast CONNECTII
Switch Matrix
DS063_03_110501
To
I/O Blocks
5

Related parts for XC95108-10PQG100C