EP2S30F484I4 Altera, EP2S30F484I4 Datasheet - Page 46

IC STRATIX II FPGA 30K 484-FBGA

EP2S30F484I4

Manufacturer Part Number
EP2S30F484I4
Description
IC STRATIX II FPGA 30K 484-FBGA
Manufacturer
Altera
Series
Stratix® IIr
Datasheet

Specifications of EP2S30F484I4

Number Of Logic Elements/cells
33880
Number Of Labs/clbs
1694
Total Ram Bits
1369728
Number Of I /o
342
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
484-FBGA
Family Name
Stratix II
Number Of Logic Blocks/elements
33880
# I/os (max)
342
Frequency (max)
711.24MHz
Process Technology
90nm (CMOS)
Operating Supply Voltage (typ)
1.2V
Logic Cells
33880
Ram Bits
1369728
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
484
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant
Other names
544-1893
EP2S30F484I4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2S30F484I4
Manufacturer:
PHILIPS
Quantity:
2 450
Part Number:
EP2S30F484I4
Manufacturer:
ALTERA
Quantity:
996
Part Number:
EP2S30F484I4
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S30F484I4
Manufacturer:
ALTERA
0
Part Number:
EP2S30F484I4
Manufacturer:
ALTERA
Quantity:
300
Part Number:
EP2S30F484I4
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP2S30F484I4/C5
Manufacturer:
ALTERA
0
Part Number:
EP2S30F484I4N
Manufacturer:
FREESCALE
Quantity:
101
Part Number:
EP2S30F484I4N
Manufacturer:
ALTERA
Quantity:
238
Part Number:
EP2S30F484I4N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S30F484I4N
Manufacturer:
ALTERA
0
Part Number:
EP2S30F484I4N
Manufacturer:
ALTERA
Quantity:
300
Part Number:
EP2S30F484I4N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP2S30F484I4N
0
TriMatrix Memory
Figure 2–26. M-RAM Row Unit Interface to Interconnect
2–38
Stratix II Device Handbook, Volume 1
Direct Link
Interconnects
LAB
Table 2–4
the address and control signal input connections to the row unit interfaces
(L0 to L5 and R0 to R5).
C4 Interconnect
shows the input and output data signal connections along with
M-RAM Block to
LAB Row Interface
Block Interconnect Region
16
Row Interface Block
R4 and R24 Interconnects
Up to 16
Up to 28
M-RAM Block
dataout_a[ ]
datain_a[ ]
addressa[ ]
addr_ena_a
renwe_a
byteena A [ ]
clocken_a
clock_a
aclr_a
Altera Corporation
May 2007

Related parts for EP2S30F484I4