XC2S50E-6FTG256C Xilinx Inc, XC2S50E-6FTG256C Datasheet - Page 36

IC SPARTAN-IIE FPGA 50K 256FTBGA

XC2S50E-6FTG256C

Manufacturer Part Number
XC2S50E-6FTG256C
Description
IC SPARTAN-IIE FPGA 50K 256FTBGA
Manufacturer
Xilinx Inc
Series
Spartan™-IIEr
Datasheet

Specifications of XC2S50E-6FTG256C

Number Of Logic Elements/cells
1728
Number Of Labs/clbs
384
Total Ram Bits
32768
Number Of I /o
182
Number Of Gates
50000
Voltage - Supply
1.71 V ~ 1.89 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
256-LBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
122-1328

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC2S50E-6FTG256C
Manufacturer:
ISSI
Quantity:
1 001
Part Number:
XC2S50E-6FTG256C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC2S50E-6FTG256C
Manufacturer:
XILINX
0
Part Number:
XC2S50E-6FTG256C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Spartan-IIE FPGA Family: DC and Switching Characteristics
Global Clock Setup and Hold for LVTTL Standard, with DLL (Pin-to-Pin)
Global Clock Setup and Hold for LVTTL Standard, without DLL (Pin-to-Pin)
36
Notes:
1.
2.
3.
4.
5.
Notes:
1.
2.
3.
T
T
PSDLL
PSFD
IFF = Input Flip-Flop or Latch
Setup time is measured relative to the Global Clock input signal with the fastest route and the lightest load. Hold time is measured
relative to the Global Clock input signal with the slowest route and heaviest load.
DLL output jitter is already included in the timing calculation.
For data input with different standards, adjust the setup time delay by the values shown in
Standards, page
Global Clock Input Adjustments, page
A zero hold time listing indicates no hold time or a negative hold time.
IFF = Input Flip-Flop or Latch
Setup time is measured relative to the Global Clock input signal with the fastest route and the lightest load. Hold time is measured
relative to the Global Clock input signal with the slowest route and heaviest load.
For data input with different standards, adjust the setup time delay by the values shown in
Standards, page
Global Clock Input Adjustments, page
Symbol
Symbol
/ T
/ T
PHDLL
PHFD
38. For a global clock input with standards other than LVTTL, adjust delays with values from the
38. For a global clock input with standards other than LVTTL, adjust delays with values from the
Input setup and hold time relative to global clock input signal
for LVTTL standard, no delay, IFF,
Input setup and hold time relative
to global clock input signal for
LVTTL standard, with delay, IFF,
without DLL
Description
42.
42.
Description
(1)
www.xilinx.com
(1)
with DLL
XC2S100E
XC2S150E
XC2S200E
XC2S300E
XC2S400E
XC2S600E
XC2S50E
Device
IOB Input Delay Adjustments for Different
IOB Input Delay Adjustments for Different
1.6 / 0
1.8 / 0
1.8 / 0
1.9 / 0
1.9 / 0
2.0 / 0
2.0 / 0
2.1 / 0
Min
Min
-7
-7
Speed Grade
Speed Grade
DS077-3 (v2.3) June 18, 2008
Product Specification
1.7 / 0
1.8 / 0
1.8 / 0
1.9 / 0
1.9 / 0
2.0 / 0
2.0 / 0
2.1 / 0
Min
Min
-6
-6
I/O Standard
I/O Standard
Units
Units
ns
ns
ns
ns
ns
ns
ns
ns
R

Related parts for XC2S50E-6FTG256C