EP1C6Q240I7 Altera, EP1C6Q240I7 Datasheet - Page 83

IC CYCLONE FPGA 5980 LE 240-PQFP

EP1C6Q240I7

Manufacturer Part Number
EP1C6Q240I7
Description
IC CYCLONE FPGA 5980 LE 240-PQFP
Manufacturer
Altera
Series
Cyclone®r
Datasheet

Specifications of EP1C6Q240I7

Number Of Logic Elements/cells
5980
Number Of Labs/clbs
598
Total Ram Bits
92160
Number Of I /o
185
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
240-MQFP, 240-PQFP
Family Name
Cyclone®
Number Of Logic Blocks/elements
5980
# I/os (max)
185
Frequency (max)
320.1MHz
Process Technology
0.13um (CMOS)
Operating Supply Voltage (typ)
1.5V
Logic Cells
5980
Ram Bits
92160
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
240
Package Type
PQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant
Other names
544-1086

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1C6Q240I7
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1C6Q240I7
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1C6Q240I7
Manufacturer:
ALTERA
0
Part Number:
EP1C6Q240I7
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EP1C6Q240I7N
Manufacturer:
ALTERA31
Quantity:
535
Part Number:
EP1C6Q240I7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1C6Q240I7N
Manufacturer:
ALTERA
Quantity:
1 000
Part Number:
EP1C6Q240I7N
Manufacturer:
ALTERA
0
Figure 4–1. Dual-Port RAM Timing Microparameter Waveform
Altera Corporation
May 2008
unreg_data-out
reg_data-out
wraddress
rdaddress
rdclock
data-in
wrclock
wren
rden
doutn-2
an-1
din-1
t
t
DATASU
WERESU
doutn-1
bn
t
DATAH
din
an
Figure 4–1
shown in
t
t
t
R4
C4
LOCAL
Table 4–24. Routing Delay Internal Timing Microparameter Descriptions
t
doutn-1
WEREH
doutn
Symbol
a0
b0
Table
shows the memory waveforms for the M4K timing parameters
t
t
DATACO1
WEREH
4–23.
t
DATACO2
Delay for an R4 line with average loading; covers a distance
of four LAB columns
Delay for an C4 line with average loading; covers a distance
of four LAB rows
Local interconnect delay
a1
t
RC
doutn
dout0
a2
b1
t
t
WADDRSU
a3
WERESU
Parameter
dout0
din4
a4
b2
t
WADDRH
din5
a5
Timing Model
Preliminary
b3
din6
a6
4–13

Related parts for EP1C6Q240I7