EPF6024AQC208-3N Altera, EPF6024AQC208-3N Datasheet - Page 7

IC FLEX 6000 FPGA 24K 208-PQFP

EPF6024AQC208-3N

Manufacturer Part Number
EPF6024AQC208-3N
Description
IC FLEX 6000 FPGA 24K 208-PQFP
Manufacturer
Altera
Series
FLEX 6000r
Datasheet

Specifications of EPF6024AQC208-3N

Number Of Logic Elements/cells
1960
Number Of Labs/clbs
196
Number Of I /o
171
Number Of Gates
24000
Voltage - Supply
3 V ~ 3.6 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
208-MQFP, 208-PQFP
Family Name
FLEX 6000
Number Of Usable Gates
24000
Number Of Logic Blocks/elements
1960
# I/os (max)
171
Frequency (max)
142.86MHz
Process Technology
SRAM
Operating Supply Voltage (typ)
3.3V
Logic Cells
1960
Device System Gates
24000
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
208
Package Type
PQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Total Ram Bits
-
Lead Free Status / Rohs Status
Compliant
Other names
544-1957
EPF6024AQC208-3N

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPF6024AQC208-3N
Manufacturer:
SunLED
Quantity:
40 000
Part Number:
EPF6024AQC208-3N
Manufacturer:
ALTERA
Quantity:
1
Part Number:
EPF6024AQC208-3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPF6024AQC208-3N
Manufacturer:
ALTERA
0
Figure 2. Logic Array Block
Altera Corporation
LAB or IOEs
Adjacent
To/From
Local Interconnect
Row Interconnect
The interleaved LAB structure—an innovative feature of the FLEX 6000
architecture—allows each LAB to drive two local interconnects. This
feature minimizes the use of the FastTrack Interconnect, providing higher
performance. An LAB can drive 20 LEs in adjacent LABs via the local
interconnect, which maximizes fitting flexibility while minimizing die
size. See
In most designs, the registers only use global clock and clear signals.
However, in some cases, other clock or asynchronous clear signals are
needed. In addition, counters may also have synchronous clear or load
signals. In a design that uses non-global clock and clear signals, inputs
from the first LE in an LAB are re-routed to drive the control signals for
that LAB. See
The 10 LEs in the LAB are driven by two
local interconnect areas. The LAB can drive
two local interconnect areas.
Figure
The row interconnect is
bidirectionally connected
to the local interconnect.
Figure
2.
FLEX 6000 Programmable Logic Device Family Data Sheet
3.
LEs can directly drive the row
and column interconnect.
Column Interconnect
To/From
Adjacent
LAB or IOEs
7

Related parts for EPF6024AQC208-3N