EP1C4F324I7 Altera, EP1C4F324I7 Datasheet - Page 37

IC CYCLONE FPGA 4K LE 324-FBGA

EP1C4F324I7

Manufacturer Part Number
EP1C4F324I7
Description
IC CYCLONE FPGA 4K LE 324-FBGA
Manufacturer
Altera
Series
Cyclone®r
Datasheet

Specifications of EP1C4F324I7

Number Of Logic Elements/cells
4000
Number Of Labs/clbs
400
Total Ram Bits
78336
Number Of I /o
249
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
324-FBGA
Family Name
Cyclone®
Number Of Logic Blocks/elements
4000
# I/os (max)
249
Frequency (max)
320.1MHz
Process Technology
0.13um (CMOS)
Operating Supply Voltage (typ)
1.5V
Logic Cells
4000
Ram Bits
78336
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
324
Package Type
FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant
Other names
544-1045

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1C4F324I7
Manufacturer:
ALTERA41
Quantity:
742
Part Number:
EP1C4F324I7
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1C4F324I7
Manufacturer:
XILINX
0
Part Number:
EP1C4F324I7
Manufacturer:
ALTERA
0
Part Number:
EP1C4F324I7
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP1C4F324I7N
Manufacturer:
ALTERA
Quantity:
996
Part Number:
EP1C4F324I7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1C4F324I7N
Manufacturer:
ALTERA/PBF
Quantity:
22
Part Number:
EP1C4F324I7N
Manufacturer:
ALTERA
Quantity:
20 000
Figure 2–23. Global Clock Network Multiplexers
Altera Corporation
May 2008
Dual-Purpose Clocks [7..0]
Global Clocks [3..0]
PLL Outputs [3..0]
Core Logic [7..0]
Dual-Purpose Clock Pins
Each Cyclone device except the EP1C3 device has eight dual-purpose
clock pins, DPCLK[7..0] (two on each I/O bank). EP1C3 devices have
five DPCLK pins in the 100-pin TQFP package. These dual-purpose pins
can connect to the global clock network (see
control signals such as clocks, asynchronous clears, presets, and clock
enables, or protocol control signals such as TRDY and IRDY for PCI, or
DQS signals for external memory interfaces.
Combined Resources
Each Cyclone device contains eight distinct dedicated clocking resources.
The device uses multiplexers with these clocks to form six-bit buses to
drive LAB row clocks, column IOE clocks, or row IOE clocks. See
Figure
LAB row clocks to feed the LE registers within the LAB.
IOE clocks have row and column block regions. Six of the eight global
clock resources feed to these row and column regions.
the I/O clock regions.
2–23. Another multiplexer at the LAB level selects two of the six
Global Clock
Network
Clock [7..0]
Global Clock Network and Phase-Locked Loops
Figure
2–22) for high-fanout
Column I/O Region
IO_CLK]5..0]
LAB Row Clock [5..0]
Row I/O Region
IO_CLK[5..0]
Figure 2–24
Preliminary
shows
2–31

Related parts for EP1C4F324I7