EPF10K10TC144-4N Altera, EPF10K10TC144-4N Datasheet - Page 60

IC FLEX 10K FPGA 10K 144-TQFP

EPF10K10TC144-4N

Manufacturer Part Number
EPF10K10TC144-4N
Description
IC FLEX 10K FPGA 10K 144-TQFP
Manufacturer
Altera
Series
FLEX-10K®r
Datasheet

Specifications of EPF10K10TC144-4N

Number Of Logic Elements/cells
576
Number Of Labs/clbs
72
Total Ram Bits
6144
Number Of I /o
102
Number Of Gates
31000
Voltage - Supply
4.75 V ~ 5.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
144-TQFP, 144-VQFP
Family Name
FLEX 10K
Number Of Usable Gates
10000
Number Of Logic Blocks/elements
576
# I/os (max)
102
Frequency (max)
125MHz
Process Technology
CMOS
Operating Supply Voltage (typ)
5V
Logic Cells
576
Ram Bits
6144
Device System Gates
31000
Operating Supply Voltage (min)
4.75V
Operating Supply Voltage (max)
5.25V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
144
Package Type
TQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
544-2202

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPF10K10TC144-4N
Manufacturer:
CYPRESS
Quantity:
4 700
Part Number:
EPF10K10TC144-4N
Manufacturer:
ALTERA31
Quantity:
3 195
Part Number:
EPF10K10TC144-4N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPF10K10TC144-4N
Manufacturer:
ALTERA
Quantity:
6 000
Part Number:
EPF10K10TC144-4N
Manufacturer:
XILINX
0
Part Number:
EPF10K10TC144-4N
Manufacturer:
ALTERA
0
Part Number:
EPF10K10TC144-4N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
60
FLEX 10K Embedded Programmable Logic Device Family Data Sheet
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
SU
H
PRE
CLR
CH
CL
IOD
IOC
IOCO
IOCOMB
IOSU
IOH
IOCLR
OD1
OD2
OD3
XZ
ZX1
ZX2
ZX3
INREG
IOFD
INCOMB
Table 32. LE Timing Microparameters (Part 2 of 2)
Table 33. IOE Timing Microparameters
Symbol
Symbol
LE register setup time for data and enable signals before clock; LE register
recovery time after asynchronous clear, preset, or load
LE register hold time for data and enable signals after clock
LE register preset delay
LE register clear delay
Minimum clock high time from clock pin
Minimum clock low time from clock pin
IOE data delay
IOE register control signal delay
IOE register clock-to-output delay
IOE combinatorial delay
IOE register setup time for data and enable signals before clock; IOE register
recovery time after asynchronous clear
IOE register hold time for data and enable signals after clock
IOE register clear time
Output buffer and pad delay, slow slew rate = off, V
Output buffer and pad delay, slow slew rate = off, V
Output buffer and pad delay, slow slew rate = on
IOE output buffer disable delay
IOE output buffer enable delay, slow slew rate = off, V
IOE output buffer enable delay, slow slew rate = off, V
IOE output buffer enable delay, slow slew rate = on
IOE input pad and buffer to IOE register delay
IOE register feedback delay
IOE input pad and buffer to FastTrack Interconnect delay
Note (1)
Parameter
Parameter
Note (1)
CCIO
CCIO
CCIO
CCIO
= V
= low voltage
= V
= low voltage
CCINT
CCINT
Altera Corporation
C1 = 35 pF
C1 = 35 pF
C1 = 35 pF
C1 = 35 pF
C1 = 35 pF
C1 = 35 pF
Conditions
Conditions
(2)
(3)
(4)
(2)
(3)
(4)

Related parts for EPF10K10TC144-4N