EP1C12F256I7 Altera, EP1C12F256I7 Datasheet - Page 81

IC CYCLONE FPGA 12K LE 256-FBGA

EP1C12F256I7

Manufacturer Part Number
EP1C12F256I7
Description
IC CYCLONE FPGA 12K LE 256-FBGA
Manufacturer
Altera
Series
Cyclone®r
Datasheet

Specifications of EP1C12F256I7

Number Of Logic Elements/cells
12060
Number Of Labs/clbs
1206
Total Ram Bits
239616
Number Of I /o
185
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
256-FBGA
Family Name
Cyclone®
Number Of Logic Blocks/elements
12060
# I/os (max)
185
Frequency (max)
320.1MHz
Process Technology
0.13um (CMOS)
Operating Supply Voltage (typ)
1.5V
Logic Cells
12060
Ram Bits
239616
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
256
Package Type
FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant
Other names
544-1013

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1C12F256I7
Manufacturer:
ALTERA
Quantity:
11
Part Number:
EP1C12F256I7
Manufacturer:
ALTERA
Quantity:
650
Part Number:
EP1C12F256I7
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1C12F256I7
Manufacturer:
XILINX
0
Part Number:
EP1C12F256I7
Manufacturer:
ALTERA
0
Part Number:
EP1C12F256I7
0
Part Number:
EP1C12F256I7L
Manufacturer:
ALTERA
0
Part Number:
EP1C12F256I7N
Manufacturer:
ALTERA31
Quantity:
138
Part Number:
EP1C12F256I7N
Manufacturer:
Altera
Quantity:
10 000
Altera Corporation
May 2008
Note to
(1)
M4K
memory
block
Table 4–20. Cyclone Device Performance
Resource
Used
The performance numbers for this function are from an EP1C6 device in a 240-pin PQFP package.
Table
RAM 128 × 36 bit Single port
RAM 128 × 36 bit Simple
RAM 256 × 18 bit True dual-
FIFO 128 × 36 bit
Shift register
9 × 4 × 128
4–20:
Design Size and
Function
Internal Timing Parameters
Internal timing parameters are specified on a speed grade basis
independent of device density.
Cyclone device internal timing microparameters for LEs, IOEs, M4K
memory structures, and MultiTrack interconnects.
t
t
t
t
t
t
t
SU
H
CO
LUT
CLR
PRE
CLKHL
Table 4–21. LE Internal Timing Microparameter Descriptions
dual-port
mode
port mode
Shift
register
Mode
Symbol
LEs
40
11
LE register setup time before clock
LE register hold time after clock
LE register clock-to-output delay
LE combinatorial LUT delay for data-in to data-out
Minimum clear pulse width
Minimum preset pulse width
Minimum clock high or low time
Resources Used
Memory
4,608
4,608
4,608
4,608
4,536
M4K
Bits
Tables 4–21
Memory
Blocks
M4K
1
1
1
1
1
Parameter
through
-6 Speed
256.00
255.95
255.95
256.02
255.95
Grade
(MHz)
Performance
4–24
-7 Speed
222.67
222.67
222.67
222.67
222.67
Grade
(MHz)
describe the
Timing Model
Preliminary
-8 Speed
197.01
196.97
196.97
197.01
196.97
Grade
(MHz)
4–11

Related parts for EP1C12F256I7