EPF10K20RC208-3N Altera, EPF10K20RC208-3N Datasheet - Page 61

IC FLEX 10K FPGA 20K 208-RQFP

EPF10K20RC208-3N

Manufacturer Part Number
EPF10K20RC208-3N
Description
IC FLEX 10K FPGA 20K 208-RQFP
Manufacturer
Altera
Series
FLEX-10K®r
Datasheet

Specifications of EPF10K20RC208-3N

Number Of Logic Elements/cells
1152
Number Of Labs/clbs
144
Total Ram Bits
12288
Number Of I /o
147
Number Of Gates
63000
Voltage - Supply
4.75 V ~ 5.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
208-RQFP
Family Name
FLEX 10K
Number Of Usable Gates
20000
Number Of Logic Blocks/elements
1152
# I/os (max)
147
Frequency (max)
125MHz
Process Technology
CMOS
Operating Supply Voltage (typ)
5V
Logic Cells
1152
Ram Bits
12288
Device System Gates
63000
Operating Supply Voltage (min)
4.75V
Operating Supply Voltage (max)
5.25V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
208
Package Type
RQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
544-2208

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPF10K20RC208-3N
Manufacturer:
ALTERA
Quantity:
5 530
Part Number:
EPF10K20RC208-3N
Manufacturer:
ALTERA
Quantity:
6 100
Part Number:
EPF10K20RC208-3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPF10K20RC208-3N
Manufacturer:
ALTERA
0
Altera Corporation
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
EABDATA1
EABDATA2
EABWE1
EABWE2
EABCLK
EABCO
EABBYPASS
EABSU
EABH
AA
WP
WDSU
WDH
WASU
WAH
WO
DD
EABOUT
EABCH
EABCL
Table 34. EAB Timing Microparameters
Symbol
Data or address delay to EAB for combinatorial input
Data or address delay to EAB for registered input
Write enable delay to EAB for combinatorial input
Write enable delay to EAB for registered input
EAB register clock delay
EAB register clock-to-output delay
Bypass register delay
EAB register setup time before clock
EAB register hold time after clock
Address access delay
Write pulse width
Data setup time before falling edge of write pulse
Data hold time after falling edge of write pulse
Address setup time before rising edge of write pulse
Address hold time after falling edge of write pulse
Write enable to data output valid delay
Data-in to data-out valid delay
Data-out delay
Clock high time
Clock low time
FLEX 10K Embedded Programmable Logic Device Family Data Sheet
Note (1)
Parameter
(5)
(5)
(5)
(5)
Conditions
61

Related parts for EPF10K20RC208-3N