EP20K100QC240-2 Altera, EP20K100QC240-2 Datasheet - Page 29
![IC APEX 20K FPGA 100K 240-PQFP](/photos/6/72/67260/544-240-pqfp_sml.jpg)
EP20K100QC240-2
Manufacturer Part Number
EP20K100QC240-2
Description
IC APEX 20K FPGA 100K 240-PQFP
Manufacturer
Altera
Series
APEX-20K®r
Datasheet
1.EP20K30ETC144-3.pdf
(117 pages)
Specifications of EP20K100QC240-2
Number Of Logic Elements/cells
4160
Number Of Labs/clbs
416
Total Ram Bits
53248
Number Of I /o
189
Number Of Gates
263000
Voltage - Supply
2.375 V ~ 2.625 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
240-MQFP, 240-PQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Altera Corporation
Figure 16. APEX 20K Parallel Expanders
Embedded
System Block
Local Interconnect
32 Signals from
The ESB can implement various types of memory blocks, including
dual-port RAM, ROM, FIFO, and CAM blocks. The ESB includes input
and output registers; the input registers synchronize writes, and the
output registers can pipeline designs to improve system performance. The
ESB offers a dual-port mode, which supports simultaneous reads and
writes at two different clock frequencies.
diagram.
Figure 17. ESB Block Diagram
Product-
Product-
Select
Select
Matrix
Matrix
Term
Term
APEX 20K Programmable Logic Device Family Data Sheet
wraddress[]
data[]
wren
inclock
inclocken
inaclr
Parallel
Expander Switch
Parallel
Expander Switch
Macrocell
Previous
From
Macrocell
Figure 17
To Next
rdaddress[]
outclocken
outclock
outaclr
rden
shows the ESB block
q[]
Macrocell
Product-
Term Logic
Macrocell
Product-
Term Logic
29