EPF10K130EFC484-1 Altera, EPF10K130EFC484-1 Datasheet - Page 58

IC FLEX 10KE FPGA 130K 484-FBGA

EPF10K130EFC484-1

Manufacturer Part Number
EPF10K130EFC484-1
Description
IC FLEX 10KE FPGA 130K 484-FBGA
Manufacturer
Altera
Series
FLEX-10KE®r
Datasheet

Specifications of EPF10K130EFC484-1

Number Of Logic Elements/cells
6656
Number Of Labs/clbs
832
Total Ram Bits
65536
Number Of I /o
369
Number Of Gates
342000
Voltage - Supply
2.375 V ~ 2.625 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
544-2205

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPF10K130EFC484-1
Manufacturer:
ALTERA
Quantity:
7 973
Part Number:
EPF10K130EFC484-1
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPF10K130EFC484-1
Manufacturer:
ALTERA
0
Part Number:
EPF10K130EFC484-1N
Manufacturer:
ALTERA
0
Part Number:
EPF10K130EFC484-1X
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPF10K130EFC484-1X
Manufacturer:
ALTERA
0
FLEX 10KE Embedded Programmable Logic Devices Data Sheet
58
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
EABDATA1
EABDATA2
EABWE1
EABWE2
EABRE1
EABRE2
EABCLK
EABCO
EABBYPASS
EABSU
EABH
EABCLR
AA
WP
RP
WDSU
WDH
WASU
WAH
RASU
RAH
WO
DD
EABOUT
EABCH
EABCL
Table 26. EAB Timing Microparameters
Symbol
Data or address delay to EAB for combinatorial input
Data or address delay to EAB for registered input
Write enable delay to EAB for combinatorial input
Write enable delay to EAB for registered input
Read enable delay to EAB for combinatorial input
Read enable delay to EAB for registered input
EAB register clock delay
EAB register clock-to-output delay
Bypass register delay
EAB register setup time before clock
EAB register hold time after clock
EAB register asynchronous clear time to output delay
Address access delay (including the read enable to output delay)
Write pulse width
Read pulse width
Data setup time before falling edge of write pulse
Data hold time after falling edge of write pulse
Address setup time before rising edge of write pulse
Address hold time after falling edge of write pulse
Address setup time with respect to the falling edge of the read enable
Address hold time with respect to the falling edge of the read enable
Write enable to data output valid delay
Data-in to data-out valid delay
Data-out delay
Clock high time
Clock low time
Note (1)
Parameter
Altera Corporation
(5)
(5)
(5)
(5)
Conditions

Related parts for EPF10K130EFC484-1