EP2S90F1020C4 Altera, EP2S90F1020C4 Datasheet - Page 87

no-image

EP2S90F1020C4

Manufacturer Part Number
EP2S90F1020C4
Description
IC STRATIX II FPGA 90K 1020-FBGA
Manufacturer
Altera
Series
Stratix® IIr
Datasheet

Specifications of EP2S90F1020C4

Number Of Logic Elements/cells
90960
Number Of Labs/clbs
4548
Total Ram Bits
4520488
Number Of I /o
758
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1020-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Other names
544-1411
EP2S90F1020C4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2S90F1020C4
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S90F1020C4
Manufacturer:
ALTERA
0
Company:
Part Number:
EP2S90F1020C4
Quantity:
150
Part Number:
EP2S90F1020C4N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S90F1020C4N
Manufacturer:
ALTERA
0
Part Number:
EP2S90F1020C4N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP2S90F1020C4TT
Manufacturer:
ALTERA
0
Figure 2–53. Input Timing Diagram in DDR Mode
Altera Corporation
May 2007
Input To
Logic Array
Data at
input pin
CLK
B0
When using the IOE for DDR outputs, the two output registers are
configured to clock two data paths from ALMs on rising clock edges.
These output registers are multiplexed by the clock to drive the output
pin at a ×2 rate. One output register clocks the first bit out on the clock
high time, while the other output register clocks the second bit out on the
clock low time.
Figure 2–55
A0
B1
A0
B0
A1
shows the DDR output timing diagram.
Figure 2–54
B2
A1
B1
A2
B3
A2
B2
shows the IOE configured for DDR output.
A3
B4
A3
B3
Stratix II Device Handbook, Volume 1
Stratix II Architecture
2–79

Related parts for EP2S90F1020C4