EP2S130F1020C3 Altera, EP2S130F1020C3 Datasheet - Page 160

no-image

EP2S130F1020C3

Manufacturer Part Number
EP2S130F1020C3
Description
IC STRATIX II FPGA 130K 1020FBGA
Manufacturer
Altera
Series
Stratix® IIr
Datasheet

Specifications of EP2S130F1020C3

Number Of Logic Elements/cells
132540
Number Of Labs/clbs
6627
Total Ram Bits
6747840
Number Of I /o
742
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1020-FBGA
Family Name
Stratix II
Number Of Logic Blocks/elements
132540
# I/os (max)
742
Frequency (max)
778.82MHz
Process Technology
90nm (CMOS)
Operating Supply Voltage (typ)
1.2V
Logic Cells
132540
Ram Bits
6747840
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
1020
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant
Other names
544-2158

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2S130F1020C3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S130F1020C3
Manufacturer:
ALTERA
0
Part Number:
EP2S130F1020C3K
Manufacturer:
ALTERA
0
Part Number:
EP2S130F1020C3N
Manufacturer:
ALTERA
Quantity:
238
Part Number:
EP2S130F1020C3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S130F1020C3N
Manufacturer:
ALTERA
0
Part Number:
EP2S130F1020C3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP2S130F1020C3N
0
Timing Model
5–24
Stratix II Device Handbook, Volume 1
Notes to
(1)
(2)
(3)
(4)
(5)
LVTTL
LVCMOS
2.5 V
1.8 V
1.5 V
PCI
PCI-X
SSTL-2 Class I
SSTL-2 Class II
SSTL-18 Class I
SSTL-18 Class II
1.8-V HSTL Class I
1.8-V HSTL Class II
1.5-V HSTL Class I
1.5-V HSTL Class II
1.2-V HSTL with OCT
Differential SSTL-2 Class I
Differential SSTL-2 Class II
Differential SSTL-18 Class I
Differential SSTL-18 Class II
1.5-V Differential HSTL Class I
1.5-V Differential HSTL Class II
1.8-V Differential HSTL Class I
1.8-V Differential HSTL Class II
LVDS
HyperTransport
LVPECL
Table 5–34. Output Timing Measurement Methodology for Output Pins
(5)
Input measurement point at internal node is 0.5 × V
Output measuring point for V
Input stimulus edge rate is 0 to V
Less than 50-mV ripple on V
V
(4)
(4)
(4)
CCPD
(5)
(4)
Table
I/O Standard
(4)
= 2.97 V, less than 50-mV ripple on V
5–34:
CCIO
MEAS
R
S
CC
and V
50
25
50
50
25
50
50
25
25
25
25
25
50
50
25
(Ω)
at buffer output is 0.5 × V
in 0.2 ns (internal signal) from the driver preceding the I/O buffer.
CCPD
R
CCIO
, V
D
100
100
100
(Ω)
CCINT
and V
Loading and Termination
CCINT
= 1.15 V with less than 30-mV ripple
CCPD
R
T
.
50
25
50
25
50
25
50
25
50
25
50
25
50
25
50
25
(Ω)
, V
CCIO
CCINT
.
V
CCIO
3.135
3.135
2.375
1.710
1.425
2.970
2.970
2.325
2.325
1.660
1.660
1.660
1.660
1.375
1.375
1.140
2.325
2.325
1.660
1.660
1.375
1.375
1.660
1.660
2.325
2.325
3.135
= 1.15 V
(V)
V
Notes
1.123
1.123
0.790
0.790
0.790
0.790
0.648
0.648
1.123
1.123
0.790
0.790
0.648
0.648
0.790
0.790
TT
(V)
(1), (2),
C
L
10
10
(pF)
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Altera Corporation
(3)
Measurement
V
1.5675
1.5675
1.1875
0.7125
1.1625
1.1625
0.6875
0.6875
1.1625
1.1625
0.6875
0.6875
1.1625
1.1625
1.5675
MEAS
April 2011
0.855
1.485
1.485
0.570
Point
0.83
0.83
0.83
0.83
0.83
0.83
0.83
0.83
(V)

Related parts for EP2S130F1020C3