XC2V1000-5FFG896C Xilinx Inc, XC2V1000-5FFG896C Datasheet - Page 24

no-image

XC2V1000-5FFG896C

Manufacturer Part Number
XC2V1000-5FFG896C
Description
IC FPGA VIRTEX-II 2M 896-FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-IIr
Datasheet

Specifications of XC2V1000-5FFG896C

Number Of Labs/clbs
1280
Total Ram Bits
737280
Number Of I /o
432
Number Of Gates
1000000
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
896-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Logic Elements/cells
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC2V1000-5FFG896C
Manufacturer:
XilinxInc
Quantity:
3 000
Part Number:
XC2V1000-5FFG896C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC2V1000-5FFG896C
Manufacturer:
XILINX
0
Shift Registers
Each function generator can also be configured as a 16-bit
shift register. The write operation is synchronous with a
clock input (CLK) and an optional clock enable, as shown in
Figure
4-bit address bus, A[3:0]. The configurable 16-bit shift regis-
ter cannot be set or reset. The read is asynchronous, how-
ever the storage element or flip-flop is available to
implement a synchronous read. The storage element
should always be used with a constant address. For exam-
ple, when building an 8-bit shift register and configuring the
addresses to point to the 7th bit, the 8th bit can be the
flip-flop. The overall system performance is improved by
using the superior clock-to-out of the flip-flops.
An additional dedicated connection between shift registers
allows connecting the last bit of one shift register to the first
bit of the next, without using the ordinary LUT output. (See
Figure
access to any bit in the chain. The shift register chaining
and the MUXF5, MUXF6, and MUXF7 multiplexers allow up
to a 128-bit shift register with addressable access to be
implemented in one CLB.
DS031-2 (v3.5) November 5, 2007
Product Specification
CE (SR)
D(BY)
A[3:0]
SHIFTIN
CLK
21. A dynamic read access is performed through the
22.) Longer shift registers can be built with dynamic
Figure 21: Shift Register Configurations
R
4
WE
CK
A[4:1]
WS
SRLC16
WSG
SHIFT-REG
MC15
DI
D
SHIFTOUT
(optional)
D
Q
DS031_05_110600
Output
Registered
Output
www.xilinx.com
Virtex-II Platform FPGAs: Functional Description
1 Shift Chain
in CLB
SRLC16
SRLC16
SRLC16
SRLC16
Figure 22: Cascadable Shift Register
DI
DI
DI
DI
MC15
MC15
MC15
MC15
SHIFTIN
SHIFTIN
D
D
D
D
SLICE S3
SLICE S2
IN
SHIFTOUT
OUT
FF
FF
FF
FF
CASCADABLE OUT
SLICE S1
SLICE S0
DI
SRLC16
SRLC16
SRLC16
SRLC16
DI
DI
SHIFTIN
DI
MC15
MC15
MC15
MC15
D
D
D
D
SHIFTOUT
SHIFTOUT
DS031_06_110200
Module 2 of 4
FF
FF
FF
FF
CLB
16

Related parts for XC2V1000-5FFG896C