Z8018010PSG Zilog, Z8018010PSG Datasheet - Page 47
Z8018010PSG
Manufacturer Part Number
Z8018010PSG
Description
IC 10MHZ Z180 CMOS ENH MPU 64DIP
Manufacturer
Zilog
Specifications of Z8018010PSG
Processor Type
Z180
Features
8-Bit, Enhanced Z80 Megacell
Speed
10MHz
Voltage
5V
Mounting Type
Through Hole
Package / Case
64-DIP (0.750", 19.05mm)
Processor Series
Z8018xx
Core
Z80
Data Bus Width
8 bit
Maximum Clock Frequency
10 MHz
Number Of Timers
2
Operating Supply Voltage
0 V to 5 V
Maximum Operating Temperature
+ 70 C
Mounting Style
Through Hole
Minimum Operating Temperature
0 C
Core Size
8bit
Cpu Speed
10MHz
Digital Ic Case Style
DIP
No. Of Pins
64
Supply Voltage Range
4.5V To 5.5V
Operating Temperature Range
0°C To +70°C
Svhc
No SVHC (18-Jun-2010)
Base Number
8018010
Rohs Compliant
Yes
Clock Frequency
10MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-3889
Z8018010PSG
Z8018010PSG
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
Z8018010PSG
Manufacturer:
Zilog
Quantity:
40
ASCI Receive Register Channel 1R
ASCI Channel Control Register A
ASCI Channel Control Register A
PS014004-1106
Bit
Bit
Channel 1
Mnemonics TSR1 (Address (09h)
MPE: Multi-Processor Mode Enable (bit 7)—
multiprocessor communication mode that utilizes an extra data bit for selective
communication when a number of processors share a common serial bus. Multiprocessor
data format is selected when the
selected (
MPE
If
the
MPE
MPE
R/W
R/W
MBE
7
7
RDRF
enables or disables the wake-up feature as follows.
is set to
MP
ASCI Control Register A 0 (CNTLA0: I/O Address = 00h)
ASCI Control Register A 1 (CNTLA1: I/O Address = 01h)
and error flags. Effectively, other bytes (with
R/W
R/W
RE
RE
6
6
Figure 31. ASCI Receive Register Channel 1R
bit in
Figure 32. ASCI Channel Control Register A
1
, only received bytes in which the
7
—
CNTLB = 0
R/W
R/W
TE
TE
5
5
6
—
RTS0
5
—
R/W
R/W
__
4
4
),
MPE
MP
—
—
4
bit in
MPBR/
EFR
MPBR/
EFR
exhibits no effect. If multiprocessor mode is selected,
R/W
R/W
—
3
3
3
ASCI Receive Data
CNTLB
2
—
MOD2
MOD2
R/W
R/W
The ASCI features a
2
2
—
1
is set to
MPB
MPB = 0
MOD1
MOD1
R/W
R/W
(multiprocessor bit) =
1
1
1
. If multiprocessor mode is not
) are ignored by the
MOD0
MOD0
R/W
R/W
0
0
Microprocessor Unit
1
Architecture
can affect
ASCI
Z80180
. If
41