Z8018006VEG Zilog, Z8018006VEG Datasheet - Page 49

IC 6MHZ Z180 CMOS ENH MPU 68PLCC

Z8018006VEG

Manufacturer Part Number
Z8018006VEG
Description
IC 6MHZ Z180 CMOS ENH MPU 68PLCC
Manufacturer
Zilog
Datasheet

Specifications of Z8018006VEG

Processor Type
Z180
Speed
6MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
68-LCC (J-Lead)
Processor Series
Z8018xx
Core
Z80
Data Bus Width
8 bit
Maximum Clock Frequency
6 MHz
Number Of Timers
2
Operating Supply Voltage
0 V to 5 V
Maximum Operating Temperature
+ 100 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z8018006VEG
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
Z8018006VEG00TR
Manufacturer:
ZILOG
Quantity:
250
ASCI Channel Control Register B
ASCI Channel Control Register B
PS014004-1106
Bit
MPBT
R/W
7
Table 11. Data Formats
MPBT: Multiprocessor Bit Transmit (bit 7)—
is selected (
= 1
undefined during and after
MP: Multiprocessor Mode (bit 6)—
multiprocessor mode based on the
bits) bits in
Start bit + 7 or 8 data bits + MPB bit + 1 or 2 stop bits
Multiprocessor (
If
bit is cleared to
CTS/PS: Clear to Send/Prescale (bit 5)—If bit
is
MOD2
0
0
0
0
1
1
1
1
MP = 0
0
, then
, the
ASCI Control Register B 0 (CNTLB0: I/O Address = 02h)
ASCI Control Register B 1 (CNTLB1: I/O Address = 03h)
R/W
MP
CTS0
6
, the data format is based on
MPB = 1
MOD1
0
0
1
1
0
0
1
1
MP
CNTLA
/
RxS
Figure 33. ASCI Channel Control Register B
bit =
0
CTS/
PS
R/W
MP=1
during
5
is transmitted. If
MOD0
0
1
0
1
0
1
0
1
pin features the
. The format is as follows.
1
) format does not feature any provision for parity.
),
MPBT
RESET
PEO
R/W
4
RESET
Data Format
Start + 7 bit data + 1 stop
Start + 7 bit data + 2 stop
Start + 7 bit data + parity + 1 stop
Start + 7 bit data + parity + 2 stop
Start + 8 bit data + 1 stop
Start + 8 bit data + 2 stop
Start + 8 bit data + parity + 1 stop
Start + 8 bit data + parity + 2 stop
is used to specify the
.
.
CTS0
R/W
MOD2
MPBT = 0
DR
3
When
MOD0
function, and the state of the pin can be read in bit
(number of data bits) and
MP
,
SS2
R/W
MOD1
, then
2
When multiprocessor communication format
is set to
MPB = 0
,
MPB
MOD2
5
R/W
SS1
1
of the System Configuration Register
1
, the data format is configured for
data bit for transmission. If
, and may include parity. The
is transmitted.
SS0
R/W
0
MOD0
Microprocessor Unit
(number of stop
MPBT
Architecture
state is
Z80180
MPBT
MP
5
43

Related parts for Z8018006VEG