DS18S20-PAR+T&R Maxim Integrated Products, DS18S20-PAR+T&R Datasheet - Page 13

no-image

DS18S20-PAR+T&R

Manufacturer Part Number
DS18S20-PAR+T&R
Description
Board Mount Temperature Sensors Prgmble Resolution 1-Wire Parasite Pwr
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of DS18S20-PAR+T&R

Full Temp Accuracy
+/- 0.5 C
Package / Case
TO-92
Digital Output - Bus Interface
Serial (1-Wire)
Digital Output - Number Of Bits
9 bit
Maximum Operating Temperature
+ 100 C
Minimum Operating Temperature
- 55 C
Output Type
Digital
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
1-WIRE SIGNALING
The DS18S20-PAR uses a strict 1-Wire communication protocol to insure data integrity. Several signal
types are defined by this protocol: reset pulse, presence pulse, write 0, write 1, read 0, and read 1. All of
these signals, with the exception of the presence pulse, are initiated by the bus master.
INITIALIZATION PROCEDURE: RESET AND PRESENCE PULSES
All communication with the DS18S20-PAR begins with an initialization sequence that consists of a reset
pulse from the master followed by a presence pulse from the DS18S20-PAR. This is illustrated in
Figure 11. When the DS18S20-PAR sends the presence pulse in response to the reset, it is indicating to
the master that it is on the bus and ready to operate.
During the initialization sequence the bus master transmits (T
low for a minimum of 480 ms. The bus master then releases the bus and goes into receive mode (R
When the bus is released, the 5k pullup resistor pulls the 1-Wire bus high. When the DS18S20-PAR
detects this rising edge, it waits 15–60 ms and then transmits a presence pulse by pulling the 1-Wire bus
low for 60–240 ms.
INITIALIZATION TIMING Figure 11
READ/WRITE TIME SLOTS
The bus master writes data to the DS18S20-PAR during write time slots and reads data from the
DS18S20-PAR during read time slots. One bit of data is transmitted over the 1-Wire bus per time slot.
WRITE TIME SLOTS
There are two types of write time slots: “Write 1” time slots and “Write 0” time slots. The bus master
uses a Write 1 time slot to write a logic 1 to the DS18S20-PAR and a Write 0 time slot to write a logic 0
to the DS18S20-PAR. All write time slots must be a minimum of 60 ms in duration with a minimum of a
1 ms recovery time between individual write slots.
master pulling the 1-Wire bus low (see Figure 12).
To generate a Write 1 time slot, after pulling the 1-Wire bus low, the bus master must release the 1-Wire
bus within 15 ms. When the bus is released, the 5k pullup resistor will pull the bus high. To generate a
Write 0 time slot, after pulling the 1-Wire bus low, the bus master must continue to hold the bus low for
the duration of the time slot (at least 60 ms).
1-WIRE BUS
GND
V
PU
MASTER T
480 ms minimum
DS18S20-PAR
waits 15-60 ms
X
RESET PULSE
LINE TYPE LEGEND
Bus master pulling low
DS18S20-PAR pulling low
Resistor pullup
13 of 20
Both types of write time slots are initiated by the
DS18S20-PAR T
presence pulse
X
) the reset pulse by pulling the 1-Wire bus
60-240 ms
480 ms minimum
MASTER R
X
X
X
).

Related parts for DS18S20-PAR+T&R