Z8023016PSG Zilog, Z8023016PSG Datasheet - Page 77

IC 16MHZ Z8000 CMOS ESCC 40-DIP

Z8023016PSG

Manufacturer Part Number
Z8023016PSG
Description
IC 16MHZ Z8000 CMOS ESCC 40-DIP
Manufacturer
Zilog
Series
IUSC™r
Datasheet

Specifications of Z8023016PSG

Controller Type
Serial Communications Controller (SCC)
Interface
Bus
Voltage - Supply
4.5 V ~ 5.5 V
Current - Supply
7mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Through Hole
Package / Case
40-DIP (0.620", 15.75mm)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Z85230 Timing
PS005303-0907
tor on A7-A0. WR9 bit 1 is set to 1 to disable the placing of a vector on a bus. The INT pin
also goes inactive in response to the falling edge of DS. There is only one DS per interrupt
acknowledge cycle.
IP bits in the Z80230 are updated by AS, which can delay interrupt requests if the proces-
sor does not supply AS strobes during the time in between accesses of the Z80230.
The ESCC generates internal control signals from WR and RD that relate to PCLK.
Because PCLK had no defined phase relationship with WR and RD, the circuitry generat-
ing the internal control signals provides time for metastable conditions to disappear. This
causes a recovery time related to PCLK. The recovery time applies only to bus transac-
tions involving the ESCC. The recovery time required for proper operation is specified
INTACK
A7–A0
CS0
IEO
INT
DS
AS
IEI
Figure 19. Z80230 Interrupt Acknowledge Cycle Timing
Product Specification
Vector
Z80230 Interface Timing
Z85230/Z80230
72

Related parts for Z8023016PSG