AD9956YCPZ Analog Devices Inc, AD9956YCPZ Datasheet - Page 17

IC SYNTHESIZER 1.8V 48LFCSP

AD9956YCPZ

Manufacturer Part Number
AD9956YCPZ
Description
IC SYNTHESIZER 1.8V 48LFCSP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD9956YCPZ

Resolution (bits)
14 b
Master Fclk
3GHz
Tuning Word Width (bits)
48 b
Voltage - Supply
1.71 V ~ 1.96 V
Operating Temperature
-40°C ~ 125°C
Mounting Type
Surface Mount
Package / Case
48-LFCSP
Transmitting Current
85mA
Modulation Type
FSK
Rf Ic Case Style
LFCSP
No. Of Pins
48
Supply Voltage Range
1.71V To 1.89V, 3.135V To 3.465V
Operating Temperature Range
-40°C To +125°C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
AD9956-VCO/PCBZ - BOARD EVAL 14BIT 1.8V 48LFCSPAD9956/PCBZ - BOARD EVAL FOR AD9956
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9956YCPZ
Manufacturer:
AD
Quantity:
1 320
Part Number:
AD9956YCPZ
Manufacturer:
ADI
Quantity:
717
Part Number:
AD9956YCPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
APPLICATION CIRCUIT EXPLANATIONS
Dual-Clock Configuration
In this loop, M = 1, N = 16, and R = 4. The DDS tuning word is
also equal to ¼ so that the frequency of CLOCK 1’ equals the
frequency of CLOCK 1. Phase adjustments in the DDS provide
a 14-bit programmable rising edge skew capability of CLOCK 1’
with respect to CLOCK 1 (see Figure 22).
Fractional-Divider Loop
This loop offers the precise frequency division (48-bit) of the
DDS in the feedback path as well as the frequency sweeping
capability of the DDS. Programming the DDS to sweep from
24 MHz to 25 MHz sweeps the output of the VCO from
2.7 GHz to 2.6 GHz. The reference in this case is a simple
crystal (see Figure 23).
REFERENCE
EXTERNAL
DDS
÷M
÷N
DAC
PHASE FREQUENCY
AD9956
DETECTOR
REF
OSC
Figure 25. Optical Networking Clock
LPF
Figure 26. Direct Upconversion
÷N
CHARGE
PUMP
Rev. A | Page 17 of 32
FREQUENCY
DETECTOR
PLLREF
PLLOSC
PHASE
DDS
LPF
÷R
LO and Baseband Modulation Generation
Using the AD9956’s PLL section to generate an LO and the
DDS portion to generate a modulated baseband, this circuit
uses an external mixer to perform some simple modulation at
RF frequencies (see Figure 24).
Optical Networking Clock
This is the AD9956 configured as an optical networking clock.
The loop can be used to generate a 622 MHz clock for OC12.
The DDS can be programmed to output 8 kHz to serve as a base
reference for other circuits in the subsystem (see Figure 25).
Direct Upconversion
The AD9956 is configured to use the DDS as a precision refer-
ence to the PLL loop. Since the VCO is < 655 MHz, it can be fed
straight into the phase frequency detector feedback input (with
the divider enabled), as seen in Figure 26.
CHARGE
PUMP
622MHz
DAC
VCO
DRIVER
LPF
CML
VCO
≤650MHz
CLOCK1
CLOCK2
AD9956

Related parts for AD9956YCPZ