CP2110-F02-GM1 Silicon Laboratories Inc, CP2110-F02-GM1 Datasheet - Page 15
CP2110-F02-GM1
Manufacturer Part Number
CP2110-F02-GM1
Description
Peripheral Drivers & Components (PCIs) HID USB-UART bridge
Manufacturer
Silicon Laboratories Inc
Datasheet
1.CP2110-F02-GM1.pdf
(26 pages)
Specifications of CP2110-F02-GM1
Package / Case
QFN-28
Input Voltage Range (max)
5.25 V
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Operating Supply Voltage
3 V to 3.6 V
Supply Current (max)
12.5 mA
Lead Free Status / Rohs Status
Details
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
CP2110-F02-GM1
Manufacturer:
ST
Quantity:
6 700
Notes:
General
Solder Mask Design
Stencil Design
Card Assembly
Dimension
1. All dimensions shown are in millimeters (mm) unless otherwise noted.
2. This Land Pattern Design is based on the IPC-7351 guidelines.
3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder
4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used
5. The stencil thickness should be 0.125 mm (5 mils).
6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.
7. A 3 x 3 array of 0.90 mm openings on a 1.1 mm pitch should be used for the center pad to
8. A No-Clean, Type-3 solder paste is recommended.
9. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small
C1
C2
X1
E
mask and the metal pad is to be 60 m minimum, all the way around the pad.
to assure good solder paste release.
assure the proper paste volume (67% Paste Coverage).
Body Components.
Figure 7. QFN-28 Recommended PCB Land Pattern
Table 11. QFN-28 PCB Land Pattern Dimensions
0.20
Min
4.80
4.80
0.50
Max
0.30
Rev. 1.1
Dimension
X2
Y1
Y2
3.20
0.85
3.20
Min
Max
3.30
0.95
3.30
CP2110
15