SI2404-D-FS Silicon Laboratories Inc, SI2404-D-FS Datasheet - Page 28
SI2404-D-FS
Manufacturer Part Number
SI2404-D-FS
Description
IC ISOMODEM SYSTEM-SIDE 16SOIC
Manufacturer
Silicon Laboratories Inc
Specifications of SI2404-D-FS
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
- Current page: 28 of 304
- Download datasheet (5Mb)
AN93
2.2.4.4. SPI Interface Operation
SPI interface operation is supported in the Si2493/57/34/15/04 Revision D or later and the Si2494/39 Revision A or
later. When the device is powered up for SPI interface, the modem becomes an SPI slave, and the pins are
configured to SS (chip select input, active low), MOSI (serial data input to modem), MISO (serial data output from
modem) and SCLK (serial data clock input). The HIR0 and HIR1 registers described above are also available in
SPI mode. Each SPI operation consists of a control-and-address byte and a data byte. The bit definitions of the
control-and-address byte are shown in Table 24. The timing diagrams that follow show SPI read and write
waveforms. Refer to the device data sheet for timing characteristics.
2.2.4.5. Interface Communication Modes
Data flow control is implemented in the SPI and parallel interfaces differently from UART mode. When parallel or
SPI mode is selected, data communication may be driven by interrupts or by polling. Refer to "Appendix C—
Parallel/SPI Interface Software Implementation" on page 290 for implementation details for both methods. The
parallel and SPI interfaces have four sources of interrupts and only one interrupt pin. The four interrupts are:
1. RXF Interrupt: receive FIFO almost full
2. TXE Interrupt: transmit FIFO almost empty
3. Timer Interrupt: receive FIFO not empty
4. U70 Interrupt: various conditions, such as ringing, parallel phone pickup, etc. as defined in register U70
The source of the interrupt can be determined by reading HIR1.
28
MOSI
MISO
MISO
MOSI
SCK
NSS
SCK
NSS
5:0
Bit
7
6
Table 24. SPI Control-and-Address Bit Definitions
Address/Control
Address/Control
Figure 9. SPI Read and Write Timing Diagrams
Read/Write
Reserved
Function
Address
Meaning when High
SPI 2‐Byte Read Protocol
SPI 2‐Byte Write Protocol
Read register
Access HIR1
Not allowed
Rev. 1.3
Data
Data
Meaning when Low
Must be all zeroes
Write register
Access HIR0
Hi‐Z
Hi‐Z
Hi‐Z
Hi‐Z
Related parts for SI2404-D-FS
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
SOIC 16/C°/2400 BPS ISOMODEM WITH ERROR CORRECTION 16-PIN SYSTEM-SIDE - LEA
Manufacturer:
Silicon Laboratories Inc
Part Number:
Description:
TSSOP 24/C°/2400 BPS ISOMODEM WITH ERROR CORRECTION SYSTEM-SIDE
Manufacturer:
Silicon Laboratories Inc
Part Number:
Description:
TSSOP 24/I°/2400 BPS ISOMODEM WITH ERROR CORRECTION SYSTEM-SIDE
Manufacturer:
Silicon Laboratories Inc
Part Number:
Description:
RF Wireless Misc CONTACT SILICON LABS FOR AVAILABILITY
Manufacturer:
Silicon Laboratories Inc
Part Number:
Description:
IC ISOMODEM W/ERROR CORR 16SOIC
Manufacturer:
Silicon Laboratories Inc
Datasheet:
Part Number:
Description:
IC ISOMODEM W/ERROR CORR 24TSSOP
Manufacturer:
Silicon Laboratories Inc
Datasheet:
Part Number:
Description:
IC ISOMODEM W/ERROR CORR 24TSSOP
Manufacturer:
Silicon Laboratories Inc
Datasheet:
Part Number:
Description:
IC ISOMODEM SYSTEM-SIDE 24TSSOP
Manufacturer:
Silicon Laboratories Inc
Datasheet:
Part Number:
Description:
SMD/C°/SINGLE-ENDED OUTPUT SILICON OSCILLATOR
Manufacturer:
Silicon Laboratories Inc
Part Number:
Description:
Manufacturer:
Silicon Laboratories Inc
Datasheet:
Part Number:
Description:
N/A N/A/SI4010 AES KEYFOB DEMO WITH LCD RX
Manufacturer:
Silicon Laboratories Inc
Datasheet:
Part Number:
Description:
N/A N/A/SI4010 SIMPLIFIED KEY FOB DEMO WITH LED RX
Manufacturer:
Silicon Laboratories Inc
Datasheet:
Part Number:
Description:
N/A/-40 TO 85 OC/EZLINK MODULE; F930/4432 HIGH BAND (REV E/B1)
Manufacturer:
Silicon Laboratories Inc