CY7B994V-5AC Cypress Semiconductor Corp, CY7B994V-5AC Datasheet - Page 3

no-image

CY7B994V-5AC

Manufacturer Part Number
CY7B994V-5AC
Description
Manufacturer
Cypress Semiconductor Corp
Type
Zero Delay PLL Clock Bufferr
Datasheet

Specifications of CY7B994V-5AC

Number Of Elements
1
Supply Current
250mA
Pll Input Freq (min)
24MHz
Pll Input Freq (max)
200MHz
Operating Supply Voltage (typ)
3.3V
Operating Temp Range
0C to 70C
Package Type
TQFP
Output Frequency Range
24 to 200MHz
Operating Supply Voltage (min)
2.97V
Operating Supply Voltage (max)
3.63V
Operating Temperature Classification
Commercial
Pin Count
100
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7B994V-5AC
Manufacturer:
CY
Quantity:
10
Part Number:
CY7B994V-5AC
Manufacturer:
MAXIM
Quantity:
1 026
Part Number:
CY7B994V-5AC
Manufacturer:
CYPRESS
Quantity:
885
Part Number:
CY7B994V-5AC
Manufacturer:
CYPRESS
Quantity:
8
Company:
Part Number:
CY7B994V-5ACT
Quantity:
1 450
Document #: 38-07127 Rev. *F
Pin Configurations
Pin Definitions
FBSEL
FBKA+, FBKA–
FBKB+, FBKB–
REFA+, REFA–
REFB+, REFB–
REFSEL
FS
FBF0
Note:
1. For all three-state inputs, HIGH indicates a connection to V
circuitry holds an unconnected input to V
Pin Name
A
B
C
D
E
F
G
H
J
K
(3_level)
(3_level)
VCCN
LOCK
1QB1
4QB1
4QB0
4QA1
4QA0
4DS0
Input
Input
Input
Input
Input
Input
GND
2F1
[1]
1
I/O
(continued)
(3_level)
(3_level)
(3_level)
(3_level)
(3_level)
VCCN
VCCN
VCCN
1QB0
2DS1
1DS1
3DS0
Pin Type
LVTTL
LVTTL/
LVDIFF
LVTTL/
LVDIFF
LVTTL
3-level
Input
3-level
Input
GND
4F0
1F1
2
CC
(3_level)
(3_level)
(3_level)
(3_level)
(3_level)
/2.
VCCN
VCCQ
1QA1
4DS1
3DS1
1DS0
2DS0
GND
DIS2
3F1
Feedback Input Select: When LOW, FBKA inputs are selected. When HIGH, the FBKB
inputs are selected. This input has an internal pull-down.
Feedback Inputs: One pair of inputs selected by the FBSEL is used to feedback the clock
output xQn to the phase detector. The PLL will operate such that the rising edges of the
reference and feedback signals are aligned in both phase and frequency. These inputs
can operate as differential PECL or single-ended TTL inputs. When operating as a
single-ended LVTTL input, the complementary input must be left open.
Reference Inputs: These inputs can operate as differential PECL or single-ended TTL
reference inputs to the PLL. When operating as a single-ended LVTTL input, the comple-
mentary input must be left open.
Reference Select Input: The REFSEL input controls how the reference input is
configured. When LOW, it will use the REFA pair as the reference input. When HIGH, it
will use the REFB pair as the reference input. This input has an internal pull-down.
Frequency Select: This input must be set according to the nominal frequency (f
Table 1).
Feedback Output Phase Function Select: This input determines the phase function of
the Feedback bank’s QFA[0:1] outputs (see Table 3).
3
VCCQ
VCCN
VCCN
1QA0
GND
GND
GND
GND
GND
DIS1
4
CC
, LOW indicates a connection to GND, and MID indicates an open connection. Internal termination
(3_level)
(3_level)
FBDS1
VCCN
VCCN
QFA0
3QA0
GND
GND
GND
GND
100-lead BGA
3F0
5
(3_level)
(3_level)
FBDS0
VCCN
VCCN
QFA1
3QA1
GND
GND
GND
GND
4F1
6
(3_level)
FBKB+
VCCQ
VCCQ
VCCQ
GND
GND
GND
GND
GND
2F0
Pin Description
7
OUTPUT
(3_level)
(3_level)
(3_level)
(3_level)
FBKB–
MODE
VCCQ
VCCQ REFSEL REFB–
VCCQ
3QB0
FBF0
GND
INV3
FS
8
(3_level)
FBKA–
FBSEL
FBDIS
VCCN
VCCN
3QB1
GND
DIS3
1F0
9
FBKA+
REFA+
REFA–
REFB+
2QA0
2QA1
2QB0
2QB1
DIS4
10
RoboClock
CY7B993V
CY7B994V
Page 3 of 15
NOM
) (see
[+] Feedback

Related parts for CY7B994V-5AC