M24C02-MN3T STMicroelectronics, M24C02-MN3T Datasheet - Page 14

no-image

M24C02-MN3T

Manufacturer Part Number
M24C02-MN3T
Description
Manufacturer
STMicroelectronics
Datasheet

Specifications of M24C02-MN3T

Density
2Kb
Interface Type
Serial (I2C)
Organization
256x8
Access Time (max)
900ns
Frequency (max)
400KHz
Write Protection
Yes
Data Retention
40Year
Operating Supply Voltage (typ)
5V
Operating Temp Range
-40C to 125C
Supply Current
3mA
Operating Supply Voltage (min)
4.5V
Operating Supply Voltage (max)
5.5V
Operating Temperature Classification
Automotive
Mounting
Surface Mount
Pin Count
8
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M24C02-MN3T
Manufacturer:
ST
0
Device operation
3.6
3.6.1
14/40
Figure 7.
Write operations
Following a Start condition the bus master sends a device select code with the Read/Write
bit (RW) reset to 0. The device acknowledges this, as shown in
address byte. The device responds to the address byte with an acknowledge bit, and then
waits for the data byte.
When the bus master generates a Stop condition immediately after the Ack bit (in the “10
bit” time slot), either at the end of a Byte Write or a Page Write, the internal Write cycle is
triggered. A Stop condition at any other time slot does not trigger the internal Write cycle.
During the internal Write cycle, Serial Data (SDA) and Serial Clock (SCL) are ignored, and
the device does not respond to any requests.
Byte Write
After the device select code and the address byte, the bus master sends one data byte. If
the addressed location is Write-protected, by Write Control (WC) being driven High (during
the period from the Start condition until the end of the address byte), the device replies to
the data byte with NoAck, as shown in
the addressed location is not Write-protected, the device replies with Ack. The bus master
terminates the transfer by generating a Stop condition, as shown in
WC
Byte Write
WC
Page Write
WC (cont'd)
Page Write
(cont'd)
Write mode sequences with WC = 1 (data write inhibited)
NO ACK
Dev select
Dev select
Data in N
Doc ID 5067 Rev 13
R/W
R/W
ACK
ACK
NO ACK
Byte address
Byte address
Figure
M24C16, M24C08, M24C04, M24C02, M24C01
7, and the location is not modified. If, instead,
ACK
ACK
Data in 1
Data in
NO ACK
NO ACK
Figure
Data in 2
Figure
8, and waits for an
NO ACK
8.
Data in 3
AI02803d
th

Related parts for M24C02-MN3T