MAX3693 Maxim Integrated Products, MAX3693 Datasheet

no-image

MAX3693

Manufacturer Part Number
MAX3693
Description
Manufacturer
Maxim Integrated Products
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MAX3693ECJ
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
MAX3693ECJ
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX3693ECJ+
Manufacturer:
AKM
Quantity:
137
Part Number:
MAX3693ECJ+
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
MAX3693ECJ+T
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
MAX3693ECJ+T
Quantity:
21
Part Number:
MAX3693ECJ-T
Manufacturer:
MAX
Quantity:
3 036
Company:
Part Number:
MAX3693ECJ-T
Quantity:
1 514
The MAX3693 serializer is ideal for converting 4-bit-
wide, 155Mbps parallel data to 622Mbps serial data in
ATM and SDH/SONET applications. Operating from a
single +3.3V supply, this device accepts low-voltage
differential-signal (LVDS) clock and data inputs for
interfacing with high-speed digital circuitry, and deliv-
ers a 3.3V PECL serial-data output. A fully integrated
PLL synthesizes an internal 622Mbps serial clock from
a 155.52MHz, 77.76MHz, 51.84MHz, or 38.88MHz ref-
erence clock.
The MAX3693 is available in the extended temperature
range (-40°C to +85°C), in a 32-pin TQFP package.
19-4775; Rev 2; 5/04
For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at
1-888-629-4642, or visit Maxim’s website at www.maxim-ic.com.
622Mbps SDH/SONET Transmission Systems
622Mbps ATM/SONET Access Nodes
Add/Drop Multiplexers
Digital Cross Connects
GENERATION
(155MHz LVDS CRYSTAL REFERENCE)
OVERHEAD
+3.3V, 622Mbps, SDH/SONET 4:1 Serializer
________________________________________________________________ Maxim Integrated Products
General Description
with Clock Synthesis and LVDS Inputs
THIS SYMBOL REPRESENTS A TRANSMISSION LINE
OF CHARACTERISTIC IMPEDANCE (Z
PCLKI- PCLKI+ RCLK-
Applications
PD0+
PD0-
PD1+
PD1-
PD2+
PD2-
PD3+
PD3-
PCLKO- PCLKO+
MAX3693
GND
RCLK+
0
= 50Ω)
V
SD-
CC
V
= +3.3V
CC
SD+
CKSET
♦ Single +3.3V Supply
♦ 155Mbps (4-bit-wide) Parallel to
♦ Clock Synthesis for 622Mbps
♦ 215mW Power
♦ Multiple Clock Reference Frequencies
♦ LVDS Parallel Clock and Data Inputs
♦ Differential 3.3V PECL Serial-Data Output
+Denotes lead-free package.
Pin Configuration appears at end of data sheet.
MAX3693ECJ
MAX3693ECJ+
FIL+
FIL-
622Mbps Serial Conversion
(155.52MHz, 77.76MHz, 51.84MHz, 38.88MHz)
PART
V
CC
= +3.3V
130Ω
1µF
82Ω
Typical Operating Circuit
1µF
TEMP RANGE
-40°C to +85°C
-40°C to +85°C
130Ω
Ordering Information
82Ω
V
MAX3668
CC
= +3.3V
32 TQFP
32 TQFP
PIN-PACKAGE
Features
1

Related parts for MAX3693

MAX3693 Summary of contents

Page 1

... Rev 2; 5/04 +3.3V, 622Mbps, SDH/SONET 4:1 Serializer with Clock Synthesis and LVDS Inputs General Description The MAX3693 serializer is ideal for converting 4-bit- wide, 155Mbps parallel data to 622Mbps serial data in ATM and SDH/SONET applications. Operating from a single +3.3V supply, this device accepts low-voltage differential-signal (LVDS) clock and data inputs for interfacing with high-speed digital circuitry, and deliv- ers a 3 ...

Page 2

SDH/SONET 4:1 Serializer with Clock Synthesis and LVDS Inputs ABSOLUTE MAXIMUM RATINGS Terminal Voltage (with respect to GND) V .......................................................................-0.5V to +5V CC All Inputs, FIL+, FIL-, PCLKO+, PCLKO- ..............................-0. Output Current LVDS Outputs (PCLKO±)................................................10mA PECL ...

Page 3

SDH/SONET 4:1 Serializer with Clock Synthesis and LVDS Inputs AC ELECTRICAL CHARACTERISTICS (V = +3V to +3.6V, differential LVDS load = 100Ω ±1%, PECL loads = 50Ω ± wise noted. Typical values are at V ...

Page 4

SDH/SONET 4:1 Serializer with Clock Synthesis and LVDS Inputs (V = +3.3V, differential LVDS loads = 100Ω ±1%, PECL loads = 50Ω ± SERIAL-DATA OUTPUT EYE DIAGRAM 1.1V 57mV/ div 0.536V 200ps/div PIN NAME 1, ...

Page 5

... SDH/SONET 4:1 Serializer with Clock Synthesis and LVDS Inputs _______________Detailed Description The MAX3693 serializer comprises a 4-bit parallel input register, a 4-bit shift register, control and timing logic, a PECL output buffer, LVDS input/output buffers, and a frequency-synthesizing PLL (consisting of a phase/ frequency detector, loop filter/amplifier, voltage- controlled oscillator, and prescaler) ...

Page 6

... D3; PD2 = D2; PD1 = D1; PD0 = D0. Figure 2. Timing Diagram Low-Voltage Differential-Signal (LVDS) Inputs and Outputs The MAX3693 features LVDS inputs and outputs for interfacing with high-speed digital circuitry. The LVDS standard is based on the IEEE 1596.3 LVDS specifi- cation. This technology uses 250mV to 400mV differ- ...

Page 7

... Layout Techniques For best performance, use good high-frequency layout techniques. Filter voltage supplies and keep ground connections short. Use multiple vias where possible. Also, use controlled-impedance transmission lines to interface with the MAX3693 clock and data inputs and outputs. +3.3V 130Ω MAX3693 ...

Page 8

... Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. 8 _____________________Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 © 2004 Maxim Integrated Products Printed USA is a registered trademark of Maxim Integrated Products ...

Related keywords