LM4852LQ/NOPB National Semiconductor, LM4852LQ/NOPB Datasheet - Page 13

IC AMP AUDIO PWR 1.5W MONO 24LLP

LM4852LQ/NOPB

Manufacturer Part Number
LM4852LQ/NOPB
Description
IC AMP AUDIO PWR 1.5W MONO 24LLP
Manufacturer
National Semiconductor
Series
Boomer®r
Type
Class ABr
Datasheet

Specifications of LM4852LQ/NOPB

Output Type
1-Channel (Mono) with Stereo Headphones
Max Output Power X Channels @ Load
1.5W x 1 @ 4 Ohm; 60mW x 2 @ 32 Ohm
Voltage - Supply
2.6 V ~ 5.5 V
Features
Depop, I²C, Mute, Shutdown, Thermal Protection, Volume Control
Mounting Type
Surface Mount
Package / Case
24-LLP
For Use With
LM4852LQBD - BOARD EVALUATION LM4852LQ
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
LM4852LQ
LM4852LQTR
Application Information
I
SDA: This is the serial data input pin.
SCL: This is the clock input pin.
ADR: This is the address select input pin.
I
The LM4852 uses a serial bus, which conforms to the I
protocol, to control the chip’s functions with two wires: clock
and data. The clock line is uni-directional. The data line is
bi-directional (open-collector) with a pullup resistor (typically
10kΩ).The maximum clock frequency specified by the I
standard is 400kHz. In this discussion, the master is the
controlling microcontroller and the slave is the LM4852.
The I
ADR pin. The LM4852’s two possible I
of the form 110110X
logic low; and X
is used to address a number of chips in a system and the
LM4852’s chip address can be changed to avoid address
conflicts.
The timing diagram for the I
is latched in on the stable high level of the clock and the data
line should be held high when not in use. The timing diagram
is broken up into six major sections:
2
2
C PIN DESCRIPTION
C INTERFACE
2
C address for the LM4852 is determined using the
1
= 1, if ADR is logic high. If the I
1
0 (binary), where the X
2
C is shown in Figure 2. The data
2
C chip addresses are
1
= 0, if ADR is
FIGURE 3. I
2
C interface
FIGURE 2. I
2
2
C
C
2
C Timing Diagram
2
C Bus Format
13
The “start” signal is generated by lowering the data signal
while the clock signal is high. The start signal will alert all
devices attached to the I
dress against their own chip address.
The 8-bit chip address is sent next, most significant bit first.
Each address bit must be stable while the clock level is high.
After the last bit of the address is sent, the master checks for
the LM4852’s acknowledge. The master releases the data
line high (through a pullup resistor). Then the master sends
a clock pulse. If the LM4852 has received the address
correctly, then it holds the data line low during the clock
pulse. If the data line is not low, then the master should send
a “stop” signal (discussed later) and abort the transfer.
The 8 bits of data are sent next, most significant bit first.
Each data bit should be valid while the clock level is stable
high.
After the data byte is sent, the master must generate another
acknowledge to see if the LM4852 received the data.
If the master has more data bytes to send to the LM4852,
then the master can repeat the previous two steps until all
data bytes have been sent.
The “stop” signal ends the transfer. To signal “stop”, the data
signal goes high while the clock signal is high.
2
C bus to check the incoming ad-
200606F4
200606F5
www.national.com

Related parts for LM4852LQ/NOPB