SED1330FBB ETC-unknow, SED1330FBB Datasheet

no-image

SED1330FBB

Manufacturer Part Number
SED1330FBB
Description
Manufacturer
ETC-unknow
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SED1330FBB
Manufacturer:
EPSON
Quantity:
672
Part Number:
SED1330FBB
Manufacturer:
EPSON/爱普生
Quantity:
20 000
This part is replaced by SED1335. Some pin differences between SED1330 and SED1335 exist. Please check
SED1335 data sheet. S-MOS Systems, Inc., will continue to support existing designs which use SED1330.
FEATURES
SYSTEM BLOCK DIAGRAM
DESCRIPTION
The SED1330 is a CMOS low-power dot matrix liquid crystal graphic display controller. The device stores in
external RAM display data sent by an 8-bit microcomputer, and generates all the signals required by the LCD
drivers. The LSI incorporates an internal character generator ROM which supports user-defined characters
(also an external CGROM can be supported).
The SED1330 can be interfaced to high-speed microprocessors such as the Intel family or Motorola family.
The controller supports a set of rich commands that will allow the user to create a layered display of characters
and graphics.
Also, the controller functions as a pipeline buffer between the MPU and display memory so that low-cost,
medium-speed SRAM can be used.
CMOS low-power graphic and character display
controller
Selectable MPU interface is compatible with both
the Intel family and the Motorola family
Smooth scrolling support:
Horizontal and vertical scroll
Scrolling of selected areas of the display
Multimode display:
2 layers of overlapping character and graphics
3 layers of overlapping graphics
Selectable display synthesis:
Inverse video
Flashing display, cursor on/off/blink
Under and bar cursor, block cursor
Simple animation
68xx
80xx
CPU
CONTROL
DATA
CMOS GRAPHIC LCD CONTROLLER
SED1330F
SRAM
125
Programmable cursor
Internal character generator ROM
Supports external character generator ROM:
8
Allows mixing of ROM and RAM character sets
Supports 64K bytes of memory:
2 of 32K
or 8 of 8K
Display duty .................................. 1/2 to 1/256
Low power dissipation ................ 5mA (typical)
Logic power supply ........................ 4.5 to 5.5V
Package ................ Plastic QFP5-60 pin (FBA)
8 or 8
8 100ns SRAM
16 pixel characters
8 100ns SRAM
LCD
SED1330
Plastic QFP6-60 pin (FBB)
0.05 A (typical), standby

Related parts for SED1330FBB

SED1330FBB Summary of contents

Page 1

This part is replaced by SED1335. Some pin differences between SED1330 and SED1335 exist. Please check SED1335 data sheet. S-MOS Systems, Inc., will continue to support existing designs which use SED1330. DESCRIPTION The SED1330 is a CMOS low-power dot matrix ...

Page 2

SED1330 BLOCK DIAGRAM Video RAM VRAM Interface Cursor Display Address Address Controller Controller PINOUT SED1330F 60 D1 Index External CG ROM ...

Page 3

PIN DESCRIPTIONS Pin No. Pin Name SED1330F SED1330F SEL1 • • ...

Page 4

SED1330 • DC ELECTRICAL CHARACTERISTICS Parameter Operating voltage Register data retention voltage High level input voltage T Low level input voltage T High level output voltage L Low level output voltage High level input voltage C Low level input voltage ...

Page 5

AC CHARACTERISTICS System Bus READ/WRITE Timing I (8080) A0 AW8 WR, RD D0~D7 (WRITE) D0~D7 (READ) Signal Parameter Address hold time A0, CS Address setup time System cycle time WR, RD Control pulse width Data setup time ...

Page 6

SED1330 System Bus READ/WRITE Timing II (6800) E R/W A0, CS D0~D7 (WRITE) D0~D7 (READ) Signal Parameter System cycle time A0, CS, R/W Address setup time Address hold time Data setup time Data hold time Output disable ...

Page 7

Display Memory READ Timing t C EXT VCE VA0~VA15 t ASC VR/W t RCS VD0~VD7 Signal Parameter EXT 0 Clock cycle VCE high-level pulse width VCE VCE low-level pulse width Read cycle time VA0 to VA15 VCE ...

Page 8

SED1330 Display Memory WRITE Timing EXT O VCE VA0~VA15 VR/W VD0~VD7 Signal Parameter EXT 0 Clock cycle VCE HIGH-level pulse width VCE VCE LOW-level pulse width Write cycle time VCE address hold time (fall) VCE address setup time (fall) VA0 ...

Page 9

LCD Control Timing ROW YSCL WF YSCL ROW64 LP XSCL XD0~XD3 XECL XSCL t DS XD0~XD3 XECL t WXE WF(B) YD YSCL 1 frame period 1 line period ROW1 ...

Page 10

SED1330 Signal Parameter EXT 0 Clock cycle Rising time Falling time Shift clock cycle time XSCL XSCL clock pulse width X-data hold time XD0 to XD3 X-data setup time Latch data setup time LP LP signal pulse width XECL setup ...

Page 11

Oscillator Timing OSP CLO YDIS Power ON EXT 0O Signal Parameter Time to stable CLO output after power-ON CLO Time to stable CLO after sleep OFF External clock rise time External clock fall time EXT 0 External ...

Page 12

SED1330 EXAMPLE OF APPLICATION Chip A7 Selector IORQ RESET RESET VL1 VL2 VL3 VL4 Vreg VL5 8.0MHz CS7 CS6 VA13 CS0 ...

Page 13

CHARACTER CODE TABLE (BUILT-IN CHARACTER GENERATOR) Lower 4-bit (D0 to D3) of Character Code (Hexadecimal Note: means all ...

Page 14

THIS PAGE INTENTIONALLY BLANK 138 ...

Related keywords