AT32UC3A364S Atmel Corporation, AT32UC3A364S Datasheet - Page 9

no-image

AT32UC3A364S

Manufacturer Part Number
AT32UC3A364S
Description
Manufacturer
Atmel Corporation

Specifications of AT32UC3A364S

Flash (kbytes)
64 Kbytes
Pin Count
144
Max. Operating Frequency
66 MHz
Cpu
32-bit AVR
# Of Touch Channels
32
Hardware Qtouch Acquisition
No
Max I/o Pins
110
Ext Interrupts
110
Usb Transceiver
1
Usb Speed
Hi-Speed
Usb Interface
Device + OTG
Spi
6
Twi (i2c)
2
Uart
4
Lin
4
Ssc
1
Sd / Emmc
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
10
Adc Speed (ksps)
384
Resistive Touch Screen
No
Dac Channels
2
Dac Resolution (bits)
16
Temp. Sensor
No
Crypto Engine
AES
Sram (kbytes)
128
Self Program Memory
YES
External Bus Interface
1
Dram Memory
sdram
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
3.0 to 3.6
Operating Voltage (vcc)
3.0 to 3.6
Fpu
No
Mpu / Mmu
Yes / No
Timers
6
Output Compare Channels
18
Input Capture Channels
12
Pwm Channels
12
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT32UC3A364S-ALUT
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
7745C–AVR32–05/09
If external events (power-on reset, external reset, OCD reset, JTAG reset or JTAG
hardware reset) are among the reset causes, the boot process checks if the
ISP_IO_COND_EN GP fuse bit is 1, and if so it launches the USB DFU ISP or the
application according to the ISP I/O configuration specified by the User page. If
ISP_IO_COND_EN is 0, the application is launched.
Else, if the watchdog timer (WDT) is one of the reset causes, the boot process
launches the application. The watchdog timer is not stopped if the application was
running before reset.
Else, i.e. if an error (BOD or CPU error) is one of the reset causes, the boot process
launches the one that was running before reset among the USB DFU ISP and the
application.
9

Related parts for AT32UC3A364S