AT89C4051 Atmel Corporation, AT89C4051 Datasheet - Page 7

no-image

AT89C4051

Manufacturer Part Number
AT89C4051
Description
Manufacturer
Atmel Corporation
Datasheet

Specifications of AT89C4051

Flash (kbytes)
4 Kbytes
Max. Operating Frequency
24 MHz
Cpu
8051-12C
Max I/o Pins
15
Uart
1
Sram (kbytes)
0.125
Operating Voltage (vcc)
2.7 to 6.0
Timers
2

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT89C4051-12PI
Manufacturer:
ATMEL
Quantity:
1 588
Part Number:
AT89C4051-12PU
Manufacturer:
SyncMOS
Quantity:
5 000
Part Number:
AT89C4051-12PU
Manufacturer:
AT
Quantity:
20 000
Part Number:
AT89C4051-12SC
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
AT89C4051-12SI
Manufacturer:
ES
Quantity:
21 000
Part Number:
AT89C4051-12SU
Manufacturer:
ATMEL
Quantity:
5 000
Part Number:
AT89C4051-12SU
Manufacturer:
AT
Quantity:
20 000
Part Number:
AT89C4051-24PC
Manufacturer:
ATM
Quantity:
2 060
Part Number:
AT89C4051-24PC
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
AT89C4051-24PI
Manufacturer:
ATMEL
Quantity:
1 000
Part Number:
AT89C4051-24PI
Manufacturer:
ATMEL
Quantity:
1 000
Part Number:
AT89C4051-24PI
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
9. Idle Mode
10. Power-down Mode
11. Brown-out Detection
1001F–MICRO–6/08
In idle mode, the CPU puts itself to sleep while all the on-chip peripherals remain active. The
mode is invoked by software. The content of the on-chip RAM and all the special functions regis-
ters remain unchanged during this mode. The idle mode can be terminated by any enabled
interrupt or by a hardware reset.
P1.0 and P1.1 should be set to “0” if no external pullups are used, or set to “1” if external
pullups are used.
It should be noted that when idle is terminated by a hardware reset, the device normally
resumes program execution, from where it left off, up to two machine cycles before the internal
reset algorithm takes control. On-chip hardware inhibits access to internal RAM in this event, but
access to the port pins is not inhibited. To eliminate the possibility of an unexpected write to a
port pin when Idle is terminated by reset, the instruction following the one that invokes Idle
should not be one that writes to a port pin or to external memory.
In the power-down mode the oscillator is stopped and the instruction that invokes power-down is
the last instruction executed. The on-chip RAM and Special Function Registers retain their val-
ues until the power-down mode is terminated. The only exit from power-down is a hardware
reset. Reset redefines the SFRs but does not change the on-chip RAM. The reset should not be
activated before V
enough to allow the oscillator to restart and stabilize.
P1.0 and P1.1 should be set to “0” if no external pullups are used, or set to “1” if external
pullups are used.
When V
pulled high. When V
delay of typically 15 msec. The nominal brown-out detection threshold is 2.1V ± 10%.
CC
INTERNAL RESET
drops below the detection threshold, all port pins (except P1.0 and P1.1) are weakly
PORT PIN
CC
CC
is restored to its normal operating level and must be held active long
goes back up again, an internal Reset is automatically generated after a
V
CC
2.1V
2.1V
15 msec.
AT89C4051
7

Related parts for AT89C4051