ATmega8A Atmel Corporation, ATmega8A Datasheet - Page 202

no-image

ATmega8A

Manufacturer Part Number
ATmega8A
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATmega8A

Flash (kbytes)
8 Kbytes
Pin Count
32
Max. Operating Frequency
16 MHz
Cpu
8-bit AVR
# Of Touch Channels
12
Hardware Qtouch Acquisition
No
Max I/o Pins
23
Ext Interrupts
2
Usb Speed
No
Usb Interface
No
Spi
1
Twi (i2c)
1
Uart
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
10
Adc Speed (ksps)
15
Analog Comparators
1
Resistive Touch Screen
No
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
1
Eeprom (bytes)
512
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
2.7 to 5.5
Operating Voltage (vcc)
2.7 to 5.5
Fpu
No
Mpu / Mmu
no / no
Timers
3
Pwm Channels
3
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATMEGA8A
Manufacturer:
ATMEL
Quantity:
530
Part Number:
ATmega8A-AN
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATmega8A-ANR
Manufacturer:
Atmel
Quantity:
2 034
Part Number:
ATmega8A-ANR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATmega8A-AU
Manufacturer:
NXP
Quantity:
1 001
Part Number:
ATmega8A-AU
Manufacturer:
ATM
Quantity:
10 000
Part Number:
ATmega8A-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATmega8A-AU
Manufacturer:
ATMEL
Quantity:
1 000
Part Number:
ATmega8A-AU
Manufacturer:
Microchip
Quantity:
1 000
Part Number:
ATmega8A-AU
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Company:
Part Number:
ATmega8A-AU
Quantity:
10 000
Part Number:
ATmega8A-MNR
Manufacturer:
Atmel
Quantity:
9 939
Part Number:
ATmega8A-MU
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
ATmega8A-PU
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
22.5
22.5.1
8159D–AVR–02/11
Changing Channel or Reference Selection
ADC Input Channels
Figure 22-5. ADC Timing Diagram, Free Running Conversion
Table 22-1.
The MUXn and REFS1:0 bits in the ADMUX Register are single buffered through a temporary
register to which the CPU has random access. This ensures that the channels and reference
selection only takes place at a safe point during the conversion. The channel and reference
selection is continuously updated until a conversion is started. Once the conversion starts, the
channel and reference selection is locked to ensure a sufficient sampling time for the ADC. Con-
tinuous updating resumes in the last ADC clock cycle before the conversion completes (ADIF in
ADCSRA is set). Note that the conversion starts on the following rising ADC clock edge after
ADSC is written. The user is thus advised not to write new channel or reference selection values
to ADMUX until one ADC clock cycle after ADSC is written.
If both ADFR and ADEN is written to one, an interrupt event can occur at any time. If the
ADMUX Register is changed in this period, the user cannot tell if the next conversion is based
on the old or the new settings. ADMUX can be safely updated in the following ways:
When updating ADMUX in one of these conditions, the new settings will affect the next ADC
conversion.
When changing channel selections, the user should observe the following guidelines to ensure
that the correct channel is selected:
Condition
Extended conversion
Normal conversions, single ended
1. When ADFR or ADEN is cleared.
2. During conversion, minimum one ADC clock cycle after the trigger event.
3. After a conversion, before the Interrupt Flag used as trigger source is cleared.
ADC Conversion Time
Cycle Number
ADC Clock
ADSC
ADIF
ADCH
ADCL
Conversion
Complete
One Conversion
11
Sample & Hold (Cycles from
12
Start of Conversion)
13
13.5
Next Conversion
1
1.5
MSB of Result
LSB of Result
2
MUX and REFS
Update
3
Sample &Hold
4
Conversion Time (Cycles)
ATmega8A
25
13
202

Related parts for ATmega8A