CS8420-CSZ Cirrus Logic Inc, CS8420-CSZ Datasheet - Page 69

IC SAMPLE RATE CONVERTER 28SOIC

CS8420-CSZ

Manufacturer Part Number
CS8420-CSZ
Description
IC SAMPLE RATE CONVERTER 28SOIC
Manufacturer
Cirrus Logic Inc
Type
Sample Rate Converterr
Datasheets

Specifications of CS8420-CSZ

Package / Case
28-SOIC
Applications
CD-R, DAT, DVD, MD, VTR
Mounting Type
Surface Mount
Operating Supply Voltage
5 V
Operating Temperature Range
- 10 C to + 70 C
Mounting Style
SMD/SMT
Resolution
17 bit to 24 bit
Control Interface
3 Wire, Serial
Supply Voltage Range
4.75V To 5.25V
Audio Ic Case Style
SOIC
No. Of Pins
28
Bandwidth
20kHz
Rohs Compliant
Yes
Audio Control Type
Volume
Dc
0841
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1782 - EVALUATION BOARD FOR CS8420
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
598-1125-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS8420-CSZ
Manufacturer:
CIRRUS
Quantity:
319
Part Number:
CS8420-CSZ
Manufacturer:
CIRRUS
Quantity:
9 908
Part Number:
CS8420-CSZ
Manufacturer:
CIRRUS
Quantity:
20 000
Part Number:
CS8420-CSZ/D1
Manufacturer:
CIRRUS
Quantity:
378
Part Number:
CS8420-CSZR
Manufacturer:
NICHICON
Quantity:
4 200
TCBL - Transmit Channel Status Block Start
TCBLD - Transmit Channel Status Block Direction Input
EMPH - Pre-emphasis Indicator Input
COPY/C - COPY Channel Status bit Input or C bit Input
ORIG - ORIG Channel Status bit Input
AUDIO - Audio Channel Status bit Input
V - Validity bit Input
U - User Data bit Input
CEN - C bit Input Enable Mode Input
DS245PP2
When operated as output, TCBL is high during the first sub-frame of a transmitted channel status block,
and low at all other times. When operated as input, driving TCBL high for at least three OMCK clocks
will cause the current transmitted sub-frame to be the start of a channel status block.
Connect TCBLD to VD+ to set TCBL as an output. Connect TCBLD to DGND to set TCBL as an input.
In mode 6B, EMPH pin low sets the 3 EMPH channel status bits to indicate 50/15 s pre-emphasis. If
EMPH is high the 3 EMPH channel status bits are set to 000 indicating no pre-emphasis.
In mode 6B, the COPY/C pin determines the state of the COPY, PRO and L Channel Status bits in the
outgoing AES3 type data stream (See Table 13). In mode 6A, the COPY/C pin becomes the direct C bit
input data pin.
In mode 6B, the ORIG pin determines the state of the COPY, PRO and L Channel Status bits in the
outgoing AES3 type data stream. See Table 13.
In mode 6B, the AUDIO pin determines the state of the audio/non audio Channel Status bit in the
outgoing AES3 type data stream.
In modes 6A and 6B, the V pin input determines the state of the validity bit in the outgoing AES3
transmitted data. This pin is sampled on both edges of the ILRCK.
In modes 6A and 6B, the U pin input determines the state of the user data bit in the outgoing AES3
transmitted data. This pin is sampled on both edges of the ILRCK.
The CEN pin determines how the channel status data bits are input. When CEN is low, hardware mode
6A is selected, where the COPY/C, ORIG, EMPH and AUDIO pins are used to enter selected channel
status data. When CEN is high, hardware mode 6B is selected, where the COPY/C pin is used to enter
serial channel status data.
CS8420
69

Related parts for CS8420-CSZ