EP4S100G5H40I3N Altera Corporation, EP4S100G5H40I3N Datasheet - Page 7

no-image

EP4S100G5H40I3N

Manufacturer Part Number
EP4S100G5H40I3N
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera Corporation
Series
STRATIX® IV GTr
Datasheet

Specifications of EP4S100G5H40I3N

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
28033024
Number Of I /o
654
Number Of Gates
-
Voltage - Supply
0.92 V ~ 0.98 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-BBGA Exposed Pad
Lead Free Status
Lead free
Rohs Status
RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4S100G5H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4S100G5H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4S100G5H40I3N
Manufacturer:
ALTERA
0
Chapter 1: Overview for the Stratix IV Device Family
Architecture Features
June 2011 Altera Corporation
f
Diagnostic Features
For more information, refer to the
Signal Integrity
Stratix IV devices simplify the challenge of signal integrity through a number of chip,
package, and board-level enhancements to enable efficient high-speed data transfer
into and out of the device. These enhancements include:
XAUI/HiGig Support
GbE Support
Support for other protocol features such as MSB-to-LSB transmission in
SONET/SDH configuration and spread-spectrum clocking in PCIe configurations
Serial loopback from the transmitter serializer to the receiver CDR for transceiver
PCS and PMA diagnostics
Reverse serial loopback pre- and post-CDR to transmitter buffer for physical link
diagnostics
Loopback master and slave capability in PCI Express hard IP blocks
Programmable 3-tap transmitter pre-emphasis with up to 8,192 pre-emphasis
levels to compensate for pre-cursor and post-cursor inter-symbol interference (ISI)
Up to 900% boost capability on the first pre-emphasis post-tap
User-controlled and adaptive 4-stage receiver equalization with up to 16 dB of
high-frequency gain
On-die power supply regulators for transmitter and receiver phase-locked loop
(PLL) charge pump and voltage controlled oscillator (VCO) for superior noise
immunity
On-package and on-chip power supply decoupling to satisfy transient current
requirements at higher frequencies, thereby reducing the need for on-board
decoupling capacitors
Calibration circuitry for transmitter and receiver on-chip termination (OCT)
resistors
Compliant to IEEE802.3ae specification
Embedded state machine circuitry to convert XGMII idle code groups (||I||)
to and from idle ordered sets (||A||, ||K||, ||R||) at the transmitter and
receiver, respectively
8B/10B encoder and decoder, receiver synchronization state machine, lane
deskew, and ± 100 ppm clock compensation circuitry
Compliant to IEEE802.3-2005 specification
Automatic idle ordered set (/I1/, /I2/) generation at the transmitter,
depending on the current running disparity
8B/10B encoder and decoder, receiver synchronization state machine, and
± 100 ppm clock compensation circuitry
PCI Express Compiler User
Stratix IV Device Handbook Volume 1
Guide.
1–7

Related parts for EP4S100G5H40I3N