EP4S100G3F45I1N Altera Corporation, EP4S100G3F45I1N Datasheet - Page 3

no-image

EP4S100G3F45I1N

Manufacturer Part Number
EP4S100G3F45I1N
Description
IC STRATIX IV FPGA 290K 1932FBGA
Manufacturer
Altera Corporation
Series
STRATIX® IV GTr
Datasheet

Specifications of EP4S100G3F45I1N

Number Of Logic Elements/cells
291200
Number Of Labs/clbs
11648
Total Ram Bits
17661952
Number Of I /o
781
Number Of Gates
-
Voltage - Supply
0.92 V ~ 0.98 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1932-BBGA
Lead Free Status
Lead free
Rohs Status
RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4S100G3F45I1N
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP4S100G3F45I1N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4S100G3F45I1N
Manufacturer:
ALTERA
0
Chapter 1: Overview for the Stratix IV Device Family
Feature Summary
June 2011 Altera Corporation
Stratix IV GX Devices
1
1
Stratix IV GX devices provide up to 48 full-duplex CDR-based transceiver channels
per device:
The actual number of transceiver channels per device varies with device selection. For
more information about the exact transceiver count in each device, refer to
on page
For more information about transceiver architecture, refer to the
Architecture in Stratix IV Devices
Figure 1–1
Figure 1–1. Stratix IV GX Chip View
Note to
(1) Resource counts vary with device selection, package selection, or both.
Thirty-two out of the 48 transceiver channels have dedicated physical coding
sublayer (PCS) and physical medium attachment (PMA) circuitry and support
data rates between 600 Mbps and 8.5 Gbps
The remaining 16 transceiver channels have dedicated PMA-only circuitry and
support data rates between 600 Mbps and 6.5 Gbps
Figure
1–11.
shows a high-level Stratix IV GX chip view.
1–1:
General Purpose I/O and
PLL
PLL
PLL
PLL
with DPA and Soft CDR
High-Speed LVDS I/O
Transceiver Block
General Purpose
I/O and Memory
General Purpose
I/O and Memory
Interface
Interface
chapter.
(Note 1)
(Logic Elements, DSP,
Embedded Memory,
Clock Networks)
FPGA Fabric
PLL
PLL
PLL
PLL
600 Mbps-8.5 Gbps CDR-based Transceiver
General Purpose I/O and 150 Mbps-1.6 Gbps
LVDS interface with DPA and Soft-CDR
General Purpose
I/O and Memory
General Purpose
I/O and Memory
Interface
Interface
Stratix IV Device Handbook Volume 1
PLL
PLL
PLL
PLL
Transceiver
Table 1–1
1–3

Related parts for EP4S100G3F45I1N