DS1744 Maxim, DS1744 Datasheet
DS1744
Available stocks
Related parts for DS1744
DS1744 Summary of contents
Page 1
... A10 DQ7 11 18 DQ0 DQ6 12 17 DQ1 DQ5 13 16 DQ2 DQ4 14 15 GND DQ3 EDIP DS1744P GND BAT ...
Page 2
... RST — 33, — N.C. 34 X1, X2, — V BAT DS1744/DS1744P Y2K-Compliant, Nonvolatile Timekeeping RAMs FUNCTION Address Input Data Input/Output Ground Active-Low Chip-Enable Input Active-Low Output-Enable Input Active-Low Write-Enable Input Power-Supply Input Active-Low Reset Output, Open Drain. Requires a pullup resistor for proper operation. ...
Page 3
... DESCRIPTION The DS1744 is a full-function, year-2000-compliant (Y2KC), real-time clock/calendar (RTC) and 32k SRAM. User access to all registers within the DS1744 is accomplished with a byte-wide interface as shown in Figure 1. The RTC information and control bits reside in the eight uppermost RAM locations. The RTC registers contain century, year, month, date, day, hours, minutes, and seconds data in 24-hour BCD format ...
Page 4
... CLOCK OPERATIONS—READING THE CLOCK While the double-buffered register structure reduces the chance of reading incorrect data, internal updates to the DS1744 clock registers should be halted before clock data is read to prevent reading of data in transition. However, halting the internal clock register updating process does not affect clock accuracy. ...
Page 5
... As shown in Table 2, bit 7 of the century register is the write bit. Setting the write bit like the read bit, halts updates to the DS1744 registers. The user can then load them with the correct day, date, and time data in 24-hour BCD format. Resetting the write bit then transfers those values to the actual clock counters and allows normal operation to resume ...
Page 6
... WRITING DATA TO RAM OR CLOCK The DS1744 is in the write mode whenever WE and CE are in their active state. The start of a write is referenced to the latter occurring transition The addresses must be held valid throughout the cycle must return inactive for a minimum of t write cycle ...
Page 7
... RST , all control, data, and address signals must be powered down when V BATTERY LONGEVITY The DS1744 has a lithium power source that is designed to provide energy for clock activity and clock and RAM data retention when the V sufficient to power the DS1744 continuously for the life of the equipment in which it is installed. For specification purposes, the life expectancy is 10 years at +25 ...
Page 8
... Input) Output Leakage Current (Any Output) Output Logic 1 Voltage (I = -1.0mA) OUT Output Logic 0 Voltage (I = +2.1mA) OUT Write Protection Voltage Battery Switchover Voltage DS1744/DS1744P Y2K-Compliant, Nonvolatile Timekeeping RAMs TEMP RANGE 0°C to +70°C, Noncondensing -40°C to +85°C, Noncondesnsing SYMBOL MIN ...
Page 9
... Over the operating range PARAMETER Read Cycle Time Address Access Time Low-Z CE Access Time CE Data Off Time Low-Z OE Access Time OE Data Off Time Output Hold from Address DS1744/DS1744P Y2K-Compliant, Nonvolatile Timekeeping RAMs SYMBOL MIN TYP CC1 I CC2 ...
Page 10
... PARAMETER Read Cycle Time Address Access Time Low-Z CE Access Time CE Data Off Time Low-Z OE Access Time OE Data Off Time Output Hold from Address READ CYCLE TIMING DIAGRAM DS1744/DS1744P Y2K-Compliant, Nonvolatile Timekeeping RAMs SYMBOL MIN TYP t 120 CEL ...
Page 11
... Address Setup Time WE Pulse Width CE Pulse Width CE and CE2 Pulse Width Data Setup Time Data Hold Time Data Hold Time Address Hold Time Address Hold Time WE Data Off Time Write Recovery Time DS1744/DS1744P Y2K-Compliant, Nonvolatile Timekeeping RAMs SYMBOL MIN TYP ...
Page 12
... WRITE CYCLE TIMING DIAGRAM, WRITE-ENABLE CONTROLLED WRITE CYCLE TIMING DIAGRAM, CHIP-ENABLE CONTROLLED DS1744/DS1744P Y2K-Compliant, Nonvolatile Timekeeping RAMs ...
Page 13
... PF(MAX) PF(MIN) V Fall Time PF(MIN Rise Time PF(MIN) PF(MAX) Power-Up Recover Time Expected Data-Retention Time (Oscillator ON) POWER-UP/DOWN TIMING (5V DEVICE) DS1744/DS1744P Y2K-Compliant, Nonvolatile Timekeeping RAMs SYMBOL MIN TYP 300 REC ...
Page 14
... V CC PF(MIN) PF(MAX RST High PF Expected Data-Retention Time (Oscillator ON) POWER-UP/DOWN WAVEFORM TIMING (3.3V DEVICE) CAPACITANCE (T = +25°C) A PARAMETER Capacitance On All Input Pins Capacitance On All Output Pins DS1744/DS1744P Y2K-Compliant, Nonvolatile Timekeeping RAMs SYMBOL MIN 300 REC ...
Page 15
... Battery switchover occurs at the lower of either the battery terminal voltage Data-retention time is at +25C. 6) Each DS1744 has a built-in switch that disconnects the lithium source until the user first applies V The expected t is defined for DIP modules and assembled PowerCap modules as a cumulative time ...
Page 16
... 2010 Maxim Integrated Products DS1744/DS1744P Y2K-Compliant, Nonvolatile Timekeeping RAMs DESCRIPTION Maxim and the Dallas logo are registered trademarks of Maxim Integrated Products ...