M25P05-A Numonyx, B.V., M25P05-A Datasheet - Page 31

no-image

M25P05-A

Manufacturer Part Number
M25P05-A
Description
512 Kbit, serial Flash memory, 50 MHz SPI bus interface
Manufacturer
Numonyx, B.V.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25P05-A
Manufacturer:
ST
0
Part Number:
M25P05-AV
Manufacturer:
ST
Quantity:
187
Part Number:
M25P05-AV
Manufacturer:
ST
0
Part Number:
M25P05-AV6
Manufacturer:
ST
0
Part Number:
M25P05-AVDW6TP
Manufacturer:
ST
0
Part Number:
M25P05-AVM6TP XM9A
Quantity:
2 000
Company:
Part Number:
M25P05-AVMB6TP
Quantity:
20
Part Number:
M25P05-AVMN6
Manufacturer:
ST
Quantity:
1 649
Part Number:
M25P05-AVMN6
Manufacturer:
ST
Quantity:
1 000
Part Number:
M25P05-AVMN6
Manufacturer:
ST
Quantity:
20 000
Part Number:
M25P05-AVMN6P
Manufacturer:
MOTOROLA
Quantity:
16
Part Number:
M25P05-AVMN6P
Manufacturer:
ST
Quantity:
20 000
Company:
Part Number:
M25P05-AVMN6P
Quantity:
1 800
Part Number:
M25P05-AVMN6TP
Manufacturer:
FREESCALE
Quantity:
110
Part Number:
M25P05-AVMN6TP
Manufacturer:
NUMONYX
Quantity:
2 350
M25P05-A
6.10
Bulk erase (BE)
The bulk erase (BE) instruction sets all bits to ‘1’ (FFh). Before it can be accepted, a write
enable (WREN) instruction must previously have been executed. After the write enable
(WREN) instruction has been decoded, the device sets the write enable latch (WEL).
The bulk erase (BE) instruction is entered by driving Chip Select (S) Low, followed by the
instruction code on Serial Data input (D). Chip Select (S) must be driven Low for the entire
duration of the sequence.
The instruction sequence is shown in
Chip Select (S) must be driven High after the eighth bit of the instruction code has been
latched in, otherwise the bulk erase instruction is not executed. As soon as Chip Select (S)
is driven High, the self-timed bulk erase cycle (whose duration is t
bulk erase cycle is in progress, the status register may be read to check the value of the
write in progress (WIP) bit. The write in progress (WIP) bit is 1 during the self-timed bulk
erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is
completed, the write enable latch (WEL) bit is reset.
The bulk erase (BE) instruction is executed only if both block protect (BP1, BP0) bits are 0.
The bulk erase (BE) instruction is ignored if one, or more, sectors are protected.
Figure 16. Bulk erase (BE) instruction sequence
S
C
D
0
Figure 16.
1
2
Instruction
3
4
5
6
7
AI03752D
BE
) is initiated. While the
Instructions
31/52

Related parts for M25P05-A