RFPIC12F675H Microchip Technology Inc., RFPIC12F675H Datasheet - Page 63

no-image

RFPIC12F675H

Manufacturer Part Number
RFPIC12F675H
Description
20-pin Flash-based 8-bit Cmos Microcontroller With Uhf Ask/fsk Transmitter
Manufacturer
Microchip Technology Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
RFPIC12F675H-I/SS
Manufacturer:
MICROCHIP
Quantity:
12 000
Part Number:
RFPIC12F675H-I/SS
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
RFPIC12F675HT-I/SS
Manufacturer:
MICROCHIP
Quantity:
12 000
10.3.5
The rfPIC12F675 members have on-chip Brown-out
Detect circuitry. A configuration bit, BODEN, can
disable (if clear/programmed) or enable (if set) the
Brown-out Detect circuitry. If V
greater than parameter (T
Section 13.0), the Brown-out situation will reset the
device. This will occur regardless of V
RESET is not guaranteed to occur if V
V
FIGURE 10-6:
10.3.6
On power-up, the time-out sequence is as follows: first,
PWRT time-out is invoked after POR has expired.
Then, OST is activated. The total time-out will vary
based on oscillator configuration and PWRTE bit
status. For example, in EC mode with PWRTE bit
erased (PWRT disabled), there will be no time-out at
all. Figure 10-7, Figure 10-8 and Figure 10-9 depict
time-out sequences.
Since the time-outs occur from the POR pulse, if MCLR
is kept low long enough, the time-outs will expire. Then
bringing MCLR high will begin execution immediately
(see Figure 10-8). This is useful for testing purposes or
to synchronize more than one rfPIC12F675 device
operating in parallel.
Table 10-6 shows the RESET conditions for some
special registers, while Table 10-7 shows the RESET
conditions for all the registers.
 2003 Microchip Technology Inc.
BOD
Note 1: 72 ms delay only if PWRTE bit is programmed to ‘0’.
for less than parameter (T
BROWN-OUT DETECT (BOD)
TIME-OUT SEQUENCE
Internal
RESET
Internal
RESET
Internal
RESET
V
V
V
DD
DD
DD
BROWN-OUT SITUATIONS
BOD
DD
BOD
) in Table 13-4 (see
falls below V
).
DD
DD
slew-rate. A
falls below
BOD
Preliminary
for
<72 ms
72 ms
On any RESET (Power-on, Brown-out, Watchdog,
etc.), the chip will remain in RESET until V
above BV
will now be invoked, if enabled, and will keep the chip
in RESET an additional 72 ms.
If V
running, the chip will go back into a Brown-out Detect
and the Power-up Timer will be re-initialized. Once V
rises above BV
72 ms RESET.
10.3.7
The power CONTROL/STATUS register, PCON
(address 8Eh) has two bits.
Bit0 is BOD (Brown-out). BOD is unknown on Power-
on Reset. It must then be set by the user and checked
on subsequent RESETS to see if BOD = 0, indicating
that a brown-out has occurred. The BOD STATUS bit is
a don’t care and is not necessarily predictable if the
brown-out circuit is disabled (by setting BODEN bit = 0
in the Configuration word).
Bit1 is POR (Power-on Reset). It is a ‘0’ on Power-on
Reset and unaffected otherwise. The user must write a
‘1’ to this bit following a Power-on Reset. On a
subsequent RESET, if POR is ‘0’, it will indicate that a
Power-on Reset must have occurred (i.e., V
have gone too low).
(1)
Note:
72 ms
72 ms
DD
drops below BV
(1)
(1)
DD
A Brown-out Detect does not enable the
Power-up Timer if the PWRTE bit in the
configuration word is set.
POWER CONTROL (PCON) STATUS
REGISTER
(see Figure 10-6). The Power-up Timer
DD
, the Power-up Timer will execute a
rfPIC12F675
DD
while the Power-up Timer is
V
V
V
BOD
BOD
BOD
DS70091A-page 61
DD
DD
rises
may
DD

Related parts for RFPIC12F675H