NT3882 ETC-unknow, NT3882 Datasheet - Page 3

no-image

NT3882

Manufacturer Part Number
NT3882
Description
Dot Matrix Lcd 40-channel Driver
Manufacturer
ETC-unknow
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
NT3882F
Manufacturer:
NQVATEK
Quantity:
20 000
Pin and Pad Descriptions
Functional Description
NT3882 is a dot matrix LCD segment driver LSI. It
operates with the controller, such as NT3881C/D, and/or
another segment driver LSI NT3882. NT3882 receives
serial data from the controller or another NT3882,
converts it to parallel data and then supplies the LCD
driving waveforms to the LCD panel.
1. CL1
This signal is used for latching the shift register contents.
When CL1 is set at high, the shift register contents are
transferred to the 40-bit 4level LCD driver. When CL1 is
set at low, the last display output data (S1 to S40) is
held.
2. CL2
Clock pulse inputs for the two 20-bit shift registers. The
data is shifted to a 40-bit latch at the falling edge of CL2.
The clock singal CL2 must be active when operating to
refresh shift registers' contents.
3. DL1
The 1 - 20 bit data from LCD controller is fed into the
first 20-bit shift register through DL1.
1, 26, 33, 41,
43 - 45, 47,
46, 48, 51
49, 50, 58,
Pin No.
27 - 32,
52 - 57,
59 - 63
2- 24,
25
34
35
36
37
38
39
40
42
64
46, 48, 51
Pad No.
27 - 32,
52 - 57,
59 - 63
2 - 24,
25
34
35
36
37
38
39
40
42
-
Designation
S40 - S35,
V
S30 - S34
S29 - S7,
S6 - S1,
EE
GND
DR1
DR2
CL1
CL2
DL1
DL2
, V
V
NC
M
DD
3
, V
2
I/O
O
O
O
P
P
P
-
I
I
I
I
I
LCD panel
Power supply
Controller
Controller
Power Supply
Controlleror NT3882
NT3882
Controlleror NT3882
NT3882
Controller
Power Supply
-
External Connection
3
4. DR1
The 20th bit data of first 20-bit shift register output from
DR1. The data shifted out from DR1 after 20 bit delay
are synchronized with the clock pulse (CL2). By
connecting DR1 to DL2, two 20-bit shift registers can be
cascaded to one 40-bit shift register.
5. DL2
The 21 - 40 bit data from the LCD controller is fed into
the second 20-bit shift register through DL2.
6. DR2
The 40th bit data of the second 20-bit shift register
output is from DR2. The data shifted out from DR2 after
a 20-bit delay is synchronized with the clock pulse (CL2).
By connecting DR2 to the next NT3882 DL1, the cascade
construction is obtained to drive a wider LCD panel.
7. S1 to S40
These 40 bits represent the 40 data bits in the 40-bit
latch. One of V
driving voltage source according to the combination of
latched data level and the alternate signal (M).
Segment signal output pins
Power for logic circuits
Clock to shift serial data
0V
Data input of 1 - 20 bits from controller
Data input of 21 - 40 bits from controller
Alternate signal for LCD drivers
Power for LCD drivers
No connection
Clock to latch serial data
Data output of 20 bit shift register
Data output of 40 bit shift register
DD
, V
2
, V
3
and V
Description
EE
is selected as a LCD
NT3882

Related parts for NT3882