ADSST-SALEM-3T Analog Devices, ADSST-SALEM-3T Datasheet - Page 7

no-image

ADSST-SALEM-3T

Manufacturer Part Number
ADSST-SALEM-3T
Description
Powerful Energy Meter Chipset
Manufacturer
Analog Devices
Datasheet
DataSheet4U.com
www.DataSheet4U.com
DataSheet
4
CLOCK SIGNALS
Either a crystal or a TTL compatible clock signal can clock the
ADSST-218x.
If an external clock is used, it should be a TTL compatible signal
running at half the instruction rate. The signal is connected to
the processor’s CLKIN input. When an external clock is used,
the XTAL input must be left unconnected.
Because the ADSST-218x includes an on-chip oscillator circuit,
an external crystal may be used. The crystal should be
connected across the CLKIN and XTAL pins, with two
capacitors connected as shown in Figure 4. The capacitor values
are dependent on the crystal type and should be specified by the
crystal manufacturer. A parallel resonant, fundamental
frequency, microprocessor grade crystal should be used.
A clock output (CLKOUT) signal is generated by the processor
at the processor’s cycle rate. This can be enabled and disabled by
the CLKODIS bit in the SPORT0 autobuffer control register.
U
.com
Figure 4. External Crystal Connections
CLKIN
DSP
XTAL
CLKOUT
03738- 0- 003
DataSheet4U.com
Rev. 0 | Page 7 of 24
RESET
The RESET signal initiates a master reset of the ADSST-2185x.
The RESET signal must be asserted during the power-up
sequence to assure proper initialization. RESET during initial
power-up must be held long enough to enable the internal clock
to stabilize. If RESET is activated any time after power-up, the
clock continues to run and does not require stabilization time.
The power-up sequence is defined as the total time required for
the crystal oscillator circuit to stabilize after a valid V
applied to the processor and for the internal phase-locked loop
(PLL) to lock onto the specific crystal frequency. A minimum of
2000 CLKIN cycles ensures that the PLL has locked but does
not include the crystal oscillator start-up time. During this
power-up sequence, the RESET signal should be held low. On
any subsequent resets, the RESET signal must meet the
minimum pulse-width specification, t
The RESET input contains some hysteresis; however, if an RC
circuit is used to generate the RESET signal, the use of an exter-
nal Schmitt trigger is recommended.
RECOMMENDED OPERATING CONDITIONS
Table 3.
Parameter
V
V
V
T
1
The ADSST-2185x is 3.3 V tolerant (always accepts up to 3.6 V max V
voltage compliance (on output, V
V
RFS1, SCLK0, SCLK1, TFS0, A1–A13, PF0–PF7) and input only pins (CLKIN,
RESET , BR , DR0, DR1, PWD ).
AMB
DDINT
DDEXT
INPUT
OH
(MAX) = V
1
DDEXT
Min
2.37
2.37
V
0
(MAX). This applies to bidirectional pins (D0–D23, RFS0,
IL
= –0.3
OH
Max
2.63
3.60
V
70
) depends on the input V
IH
= 3.6
RSP
ADSST-SALEM-3T
.
Unit
V
V
V
°C
DDEXT
DD
; because
is
IH
), but

Related parts for ADSST-SALEM-3T