MT8924AS Zarlink Semiconductor, MT8924AS Datasheet - Page 3

no-image

MT8924AS

Manufacturer Part Number
MT8924AS
Description
MT8924 - PCM Conference Circuit (PCC)
Manufacturer
Zarlink Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT8924AS
Manufacturer:
ST
0
Part Number:
MT8924AS
Manufacturer:
MITEL
Quantity:
20 000
Preliminary Information
Functional Description
The MT8924 is a device designed to provide
conferencing in a digital switching system in any
combination for up to all 32 channels of a 2048 kbit/s
ST-BUS stream (see Figure 3).
The information of channel N, frame M is first
converted to Linear PCM and then added to the
signal from other conferencees during the first half of
Pin Description (continued)
Pin #
19
20
21
22
23
24
STi0
STix-1
STix
Figure 3 -Typical Conference Connection
.
.
.
.
Name
DST
Cko
V
A/
F0i
Cki
SS
i
Microcontroller
MT8980/81/82
Digital Switch
PCM Conference
Circuit (PCC)
Frame Pulse (Input). This is an 8 kHz active low input used for frame synchronization of the
PCM bit stream. The first falling edge of Cki following the falling edge of frame pulse F0i
determines the start of a new frame and must correspond to the first bit of the first channel.
When PCM frames of 1544 kbit/s are used, the rising edge of F0i must correspond to the
Extra (193rd) bit.
Clock (Input). This signal is the timing reference used for all internal operations. The PCM
bit cell boundaries lie on the alternate falling edges of this clock. The maximum allowable
clock frequency is 4096 kHz.
Clock (Output). This pin provides the master clock for a digital crosspoint switch (e.g.,
MT898x series, or the MT9080, MT9085 combination). Normally the signal on this pin is
identical to Cki. When Extra bit operating mode is selected (see Instruction 5), the first two
cycles of the master clock are suppressed (see Figure 10). This feature allows the MT8924
to operate in 1544 kbit/s systems.
ST-BUS Serial Input. This pin accepts the serial PCM input stream at a maximum allowable
bit rate of 2048 kbit/s. In normal operation the first bit of the first channel is defined by the
rising edge of Cki following the falling edge of frame pulse F0i. When Extra bit operating
mode is selected, the first bit of the first channel defines the extra bit.
A/ - Law Select Input. When A/ is High, A-Law is selected, and when A/ is Low, -Law is
selected. The companding law selection must be done before initializing the device using the
RESET pin.
Negative Power Supply Voltage. Nominally 0 Volts.
MT8924
STo0
STox-1
STox
.
.
.
.
channel N+1, frame M and subtracted during the
second half of channel N-1, frame M+1. After Linear-
to-PCM conversion the subtraction result goes to the
parallel-to-serial converter, and appears at the
output on the N+1 channel, M+1 frame with respect
to the corresponding sending party information (see
Figure 4).
To a microprocessor the MT8924 appears as a
memory mapped peripheral device that can be
controlled by a set of six instructions. These
commands can be used to establish or cancel
conferences between the PCM channels and also to
transmit control messages on specific operating
modes. The microprocessor can initiate and receive
status messages or check conference connections
that are currently in operation.
Description
DSTi
Figure 4 - Input/Output Channel Relationship
N
A
Input Channels
Frame M
Input
Information
N+1
B
N+2
C
MT8924
B+C A+C A+B
N+1
Output Channels
Frame M+1
Output
Information
N+2 N+3
MT8924
DSTo
8-5

Related parts for MT8924AS