MB15F02SL Fujitsu Microelectronics, Inc., MB15F02SL Datasheet - Page 8

no-image

MB15F02SL

Manufacturer Part Number
MB15F02SL
Description
Dual Serial Input Pll Frequency Synthesizer
Manufacturer
Fujitsu Microelectronics, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MB15F02SLPFV1
Manufacturer:
FUJITSU/富士通
Quantity:
20 000
Part Number:
MB15F02SLPFV1-G-BND-EF-G
Manufacturer:
FUJI
Quantity:
2 000
Part Number:
MB15F02SLPFV1-G-BND-EF-G
Manufacturer:
FUJI
Quantity:
1 500
Part Number:
MB15F02SLPFV1-G-BND-EF-G
Manufacturer:
FUJI/富士电机
Quantity:
20 000
Part Number:
MB15F02SLPV1-G-EF-6
Manufacturer:
TOSHIBA
Quantity:
450
Part Number:
MB15F02SLPV1-G-EF-6
Manufacturer:
FUJITSU/富士通
Quantity:
20 000
8
MB15F02SL
The divide ratio can be calculated using the following equation:
f
f
M :
N
A
f
R
Serial Data Input
Serial data is entered using three pins, Data pin, Clock pin, and LE pin. Programmable dividers of IF/RF-PLL
sections, programmable reference dividers of IF/RF-PLL sections are controlled individually.
Serial data of binary data is entered through Data pin.
On rising edge of Clock, one bit of serial data is transferred into the shift register. When the LE signal is taken high,
the data stored in the shift register is transferred to one of latch of them depending upon the control bit data setting.
Table 1. Control Bit
Shift Register Configuration
VCO
VCO
OSC
LSB
FUNCTIONAL DESCRIPTION
C
N
= {(M
:
:
:
:
:
1
1
CN1
CN1,2
R1 to R14
T1, 2
CS
X
NOTE: Data input with MSB first.
Programmable Reference Counter
H
H
L
L
Output frequency of external voltage controlled oscillator (VCO)
Preset divide ratio of dual modulus prescaler (8 or 16 for IF-PLL, 64 or 128 for RF-PLL)
Preset divide ratio of binary 11-bit programmable counter (3 to 2,047)
Preset divide ratio of binary 7-bit swallow counter (0
Reference oscillation frequency
Preset divide ratio of binary 14-bit programmable reference counter (3 to 16,383)
C
N
2
2
Control bit
N) + A}
T
3
1
4
T
2
: Control bit
: Divide ratio setting bits for the programmable reference counter (3 to 16,383)[Table 2]
: Test purpose bit
: Charge pump currnet select bit
: Dummy bits (Set “0” or “1”)
f
R
OSC
5
1
CN2
H
H
L
L
R
6
2
R (A < N)
R
7
3
The programmable reference counter for the IF-PLL
The programmable reference counter for the RF-PLL
The programmable counter and the swallow counter for the IF-PLL
The programmable counter and the swallow counter for the RF-PLL
R
8
4
R
9
5
10 11 12 13 14 15 16 17 18 19 20 21 22 23
R
6
R
7
Data Flow
R
8
R
9
Destination of serial data
A
10
R
127)
11
R
12
R
13
R
14
R
C
S
X
X
[Table 1]
[Table 3]
[Table 9]
X
MSB
X

Related parts for MB15F02SL