TS87C54X2 Temic Semiconductors, TS87C54X2 Datasheet - Page 22

no-image

TS87C54X2

Manufacturer Part Number
TS87C54X2
Description
8-bit CMOS Microcontroller 0-60 MHz
Manufacturer
Temic Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TS87C54X2-LCA
Manufacturer:
CYPRESS
Quantity:
13
Part Number:
TS87C54X2-LCB
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
TS87C54X2-LCC
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
TS87C54X2-LCE
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
TS87C54X2-LIB
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
TS87C54X2-LIC
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
TS87C54X2-MCB
Manufacturer:
ATMEL
Quantity:
500
Part Number:
TS87C54X2-MCB
Manufacturer:
TEMIC
Quantity:
20 000
Part Number:
TS87C54X2-MCC
Manufacturer:
TEMIC
Quantity:
245
Part Number:
TS87C54X2-MCC
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
TS87C54X2-MCE
Manufacturer:
ATMEL
Quantity:
5
Part Number:
TS87C54X2-MIB
Manufacturer:
ATMEL
Quantity:
27
TS80C54X2/C58X2
TS87C54X2/C58X2
SCON - Serial Control Register (98h)
Reset Value = 0000 0000b
Bit addressable
22
Number
FE/SM0
Bit
7
6
5
4
3
2
1
0
7
Mnemonic
SM0
SM1
SM2
REN
RB8
TB8
Bit
FE
TI
RI
SM1
6
Framing Error bit (SMOD0=1)
Serial port Mode bit 0
Serial port Mode bit 1
Reception Enable bit
Transmitter Bit 8 / Ninth bit to transmit in modes 2 and 3.
Receiver Bit 8 / Ninth bit received in modes 2 and 3
Transmit Interrupt flag
modes.
Receive Interrupt flag
Serial port Mode 2 bit / Multiprocessor Communication Enable bit
SMOD0 must be set to enable access to the FE bit
SMOD0 must be cleared to enable access to the SM0 bit
Clear to reset the error state, not cleared by a valid stop bit.
Set by hardware when an invalid stop bit is detected.
Refer to SM1 for serial port mode selection.
SM1
Clear to disable multiprocessor communication feature.
Set to enable multiprocessor communication feature in mode 2 and 3, and eventually mode 1. This bit should
be cleared in mode 0.
Clear to disable serial reception.
Set to enable serial reception.
Clear to transmit a logic 0 in the 9th bit.
Set to transmit a logic 1 in the 9th bit.
Cleared by hardware if 9th bit received is a logic 0.
Set by hardware if 9th bit received is a logic 1.
In mode 1, if SM2 = 0, RB8 is the received stop bit. In mode 0 RB8 is not used.
Clear to acknowledge interrupt.
Set by hardware at the end of the 8th bit time in mode 0 or at the beginning of the stop bit in the other
Clear to acknowledge interrupt.
Set by hardware at the end of the 8th bit time in mode 0, see Figure 7. and Figure 8. in the other modes.
0
0
1
1
SM2
5
SM0
0
1
0
1
Table 8. SCON Register
REN
4
Mode
0
1
2
3
TB8
3
Description
Shift Register
8-bit UART
9-bit UART
9-bit UART
Description
RB8
Baud Rate
2
F
Variable
F
Variable
XTAL
XTAL
/12 (/6 in X2 mode)
/64 or F
XTAL
TI
Rev. B - Aug. 31, 1999
1
/32 (/32, /16 in X2 mode)
RI
0

Related parts for TS87C54X2