ds90c363 National Semiconductor Corporation, ds90c363 Datasheet - Page 13

no-image

ds90c363

Manufacturer Part Number
ds90c363
Description
+3.3v Programmable Lvds Transmitter 18-bit Flat Panel Display Fpd Link?65 Mhz, +3.3v Lvds Receiver 18-bit Flat Panel Display Fpd Link?65 Mhz
Manufacturer
National Semiconductor Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ds90c363AMTD
Manufacturer:
NS
Quantity:
200
Part Number:
ds90c363AMTD
Manufacturer:
NS
Quantity:
8
Part Number:
ds90c363AMTD
Manufacturer:
NS/国半
Quantity:
20 000
Part Number:
ds90c363AMTDX
Manufacturer:
NS
Quantity:
7
Part Number:
ds90c363AMTDX
Manufacturer:
NS/国半
Quantity:
20 000
Part Number:
ds90c363AMTDX/NOPB
Manufacturer:
NS
Quantity:
12 923
Company:
Part Number:
ds90c363BMT
Quantity:
1
Part Number:
ds90c363BMT/NOPB
Manufacturer:
NSC
Quantity:
98
Part Number:
ds90c363BMT/NOPB
Manufacturer:
TI/德州仪器
Quantity:
20 000
Part Number:
ds90c363BMTX
Manufacturer:
NSC
Quantity:
2 035
Part Number:
ds90c363MTD
Manufacturer:
TI/德州仪器
Quantity:
20 000
TxIN
TxOUT+
TxOUT−
FPSHIFT IN
R_FB
RTxCLK OUT+
TxCLK OUT−
PWR DWN
V
GND
PLL V
PLL GND
LVDS V
LVDS GND
AC Timing Diagrams
C — Setup and Hold Time (Internal data sampling window) defined by Rspos (receiver input strobe position) min and max
Tppos — Transmitter output pulse position (min and max)
RSKM = Cable Skew (type, length) + Source Clock Jitter (cycle to cycle) (Note 10) + ISI (Inter-symbol interference) (Note 11)
Cable Skew — typically 10 ps–40 ps per foot, media dependent
Note 10: Cycle-to-cycle jitter is less than 250 ps at 65 MHz.
Note 11: ISI is dependent on interconnect length; may be zero.
DS90C363 Pin Description — FPD Link Transmitter
CC
Pin Name
CC
CC
I/O
O
O
O
O
I
I
I
I
I
I
I
I
I
I
No.
21
3
3
1
1
1
1
1
3
4
1
2
1
3
TTL level input. This includes: 6 Red, 6 Green, 6 Blue, and 3 control lines — FPLINE,
FPFRAME and DRDY (also referred to as HSYNC, VSYNC, Data Enable).
Positive LVDS differentiaI data output.
Negative LVDS differential data output.
TTL Ievel clock input. The falling edge acts as data strobe. Pin name TxCLK IN.
Programmable strobe select.
Positive LVDS differential clock output.
Negative LVDS differential clock output.
TTL level input. When asserted (low input) TRI-STATES the outputs, ensuring low current at
power down.
Power supply pins for TTL inputs.
Ground pins for TTL inputs.
Power supply pin for PLL.
Ground pins for PLL.
Power supply pin for LVDS outputs.
Ground pins for LVDS outputs.
(Continued)
FIGURE 19. Receiver LVDS Input Skew Margin
13
Description
DS012886-11
www.national.com

Related parts for ds90c363