ltc2439-1ign-trpbf Linear Technology Corporation, ltc2439-1ign-trpbf Datasheet - Page 19

no-image

ltc2439-1ign-trpbf

Manufacturer Part Number
ltc2439-1ign-trpbf
Description
8-/16-channel 16-bit No Latency ??tm Adc
Manufacturer
Linear Technology Corporation
Datasheet
APPLICATIO S I FOR ATIO
Internal Serial Clock, 3-Wire I/O,
Continuous Conversion
This timing mode uses a 3-wire interface. The conversion
result is shifted out of the device by an internally generated
serial clock (SCK) signal, see Figure 11. CS may be perma-
nently tied to ground, simplifying the user interface or
isolation barrier.
The internal serial clock mode is selected at the end of the
power-on reset (POR) cycle. The POR cycle is concluded
approximately 1ms after V
pull-up is active during the POR cycle; therefore, the
internal serial clock timing mode is automatically selected
if SCK is not externally driven LOW (if SCK is loaded such
that the internal pull-up cannot pull the pin HIGH, the
external SCK mode will be selected).
During the conversion, the SCK and the serial data output
pin (SDO) are HIGH (EOC = 1). Once the conversion is
complete, SCK and SDO go LOW (EOC = 0) indicating the
conversion has finished and the device has entered the
low power sleep state. The part remains in the sleep state
a minimum amount of time (1/2 the internal SCK period)
(INTERNAL)
SDO
SCK
SDI
CS
CONVERSION
DON’T CARE
U
(1)
BIT 18
EOC
U
CC
exceeds 2V. An internal weak
BIT 17
“O”
Figure 11. Internal Serial Clock, CS = 0 Continuous Operation
(0)
W
BIT 16
SIG
EN
BIT 15
MSB
SGL
U
0.1V TO V
REFERENCE
ANALOG
INPUTS
VOLTAGE
BIT 14
1µF
2.7V TO 5.5V
ODD/
SIGN
CC
11
12
21
28
10
9
1
8
BIT 13
V
REF
REF
CH0
CH7
CH8
CH15
COM
A2
CC
LTC2439-1
+
then immediately begins outputting data. The data input/
output cycle begins on the first rising edge of SCK and
ends after the 19th rising edge. The input data is then
shifted in via the SDI pin on the rising edge of SCK
(including the first rising edge) and the output data is
shifted out of the SDO pin on each falling edge of SCK.
The internally generated serial clock is output to the SCK
pin. This signal may be used to shift the conversion result
into external circuitry. EOC can be latched on the first
rising edge of SCK and the last bit of the conversion result
can be latched on the 19th rising edge of SCK. After the
19th rising edge, SDO goes HIGH (EOC = 1) indicating a
new conversion is in progress. SCK remains HIGH during
the conversion.
PRESERVING THE CONVERTER ACCURACY
The LTC2439-1 is designed to reduce as much as
possible the conversion result sensitivity to device
decoupling, PCB layout, antialiasing circuits, line fre-
quency perturbations and so on. Nevertheless, in order to
preserve the accuracy capability of this part, some simple
precautions are desirable.
DATA OUTPUT
BIT 12
SDO
GND
SCK
SDI
CS
F
O
A1
17
15
20
18
19
16
BIT 11
A0
3-WIRE
SPI INTERFACE
= EXTERNAL CLOCK SOURCE
= INTERNAL OSC/SIMULTANEOUS
50Hz/60Hz REJECTION
BIT 6
DON’T CARE
LTC2439-1
LSB
BIT 0
CONVERSION
19
24391 F10
24391fa

Related parts for ltc2439-1ign-trpbf